Si3454
Q
UAD
IEEE 802.3
AT
P
O
E PSE C
ON TROLLER
Features
Quad-Port Power Sourcing
Equipment (PSE) controller
IEEE 802.3at Type I and II
compliant
Port priority shutdown control
Adds enhanced features for
maximum design flexibility:
Per-port
Maskable interrupt pin
Comprehensive fault protection
circuitry includes:
Power
undervoltage lockout
Output current limit and short-
circuit protection
Thermal overload detection
current and voltage
monitoring
PoE Plus support with
programmable current limits
Multi-point detection
Programmable power MOSFET
gate drive control
Configurable watchdog timer
enables failsafe operation
Supports pin-selectable
AUTO mode
Extended operating temp range:
–40 to +85 °C
5x7 mm 38-pin QFN package
(RoHS-compliant)
On-chip dc-dc converter enables
single-rail power operation
Ordering Information:
See page 49.
Applications
IEEE Power Sourcing Equipment
(PSE)
Power over Ethernet (PoE)
Switches
IP Phone Systems
Smartgrid Switches
Ruggedized and Industrial
Switches
Description
The Si3454 is a fully-programmable, four-port power management
controller for IEEE 802.3 compliant Power Sourcing Equipment (PSE).
Designed for use in PSE endpoint (switches), the Si3454 integrates four
independent ports, each with IEEE-required powered device (PD)
detection and classification functionality. In addition, the Si3454 features a
fully-programmable architecture that enables powered device (PD)
disconnect using a dc sense algorithm, a robust multipoint detection
algorithm, software-configurable per-port current and voltage monitoring,
and programmable current limits to support the IEEE 802.3at standard.
Intelligent protection circuitry includes input undervoltage detection,
output current limit, and short-circuit protection. The Si3454 operates by
host processor control through a three-wire, I
2
C-compatible serial
interface. Independent serial data input and output pins enable high-
voltage isolation through external isolators. An interrupt pin is used to
alert the host processor of various status and fault conditions. The device
also supports a pin-selectable AUTO mode for autonomous operation,
without the need for a host processor. The Si3454 also features an on-
chip dc-dc converter for creating the digital voltage rail from the PoE
voltage, thus enabling single-rail power operation.
Rev. 1.1 9/15
Copyright © 2015 by Silicon Laboratories
Si3454
Si3454
Functional Block Diagrams
SHDN
MCU
HVIO
Detect Xn (/4)
VPWR
(+52V)
SCL
SDAI
SDAO
A0
A1
A2
A3
INT
RESET
AUTO
SPI
C8051
MCU Core
HV
SIO
Drive
Control
Detect
Drive
n
SRAM
Detection MUX
OTP
n
n
POR
50MHz
WDT
TIMERS
Measure
Measure
AMUX
AMUX
PGA
n
Gate
Drive Xn
Gate
Drive
ADC
r
10 Bit
500Khz
Bandgap
Temp
Sensor
DC-DC
Controller
n
VDDA
VDD
AGND
DGND CAP DCEN SWO ISENSE
KSENSx
SENSEn
GATEn
DRAINn
VDD (+3.3V)
Rsn
0.25
(NOTE: Only one port shown)
V
DRAINn
DC-DC Converter Block Diagram
VPWR
VDDA
3.3V
CAP
Regulator
4.3V
DCEN
ISENSE
SWO
AGND
The case shown has both the DC-DC converter and series regulator enabled.
To enable ONLY the series regulator, tie SWO to VPWR. External components are unnecessary.
2
Rev. 1.1
V
PORTn
(V
DRAINn
– VPWR)
Si3454
T
ABLE O F
C
ONTENTS
Section
Page
1. Electrical Specifications . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . .4
2. Typical Performance Characteristics . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 15
3. Functional Description . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 18
3.1. Quad High-Voltage PSE Port Interfaces . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 18
3.2. Operating Modes . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 19
3.3. VDD Ramp Time . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 21
3.4. I
2
C Protocol . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . .21
3.5. DC-to-DC Converter Description . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 25
4. Register Map . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 26
4.1. Register Set . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 26
4.2. Detailed Register Descriptions . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 31
5. Pin Descriptions . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 46
6. Ordering Guide . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 49
7. Package Outline . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 50
8. Recommended Land Pattern . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 52
9. Top Marking . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 54
9.1. Si3454 Top Marking (QFN) . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 54
9.2. Top Marking Explanation . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . .54
10. Firmware Revision Release Notes . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 55
Document Change List . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . .56
Contact Information . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . .57
Rev. 1.1
3
Si3454
1. Electrical Specifications
Table 1. PSE Port Interface Recommended Operating Conditions
1
Parameter
Power Supply Voltages
VPWR Input Supply
Voltage
VPWR UVLO Input
Voltage (to turn on)
2
VPWR UVLO Input
Voltage (to turn off)
2
VDD Supply Voltage
VDD UVLO Voltage
2
Hardware Reset
Voltage
V
PWR
V
UVLO_ON
V
UVLO_OFF
V
DD
V
DD_UVLO
V
RESET
VDD – AGND
VDD voltage
causing an MCU reset
When generating
IEEE-compliant output voltage
44
—
—
3.0
—
—
48
32
44
3.3
2.8
1.8
57
—
—
3.6
—
—
V
V
V
V
V
V
Symbol
Test Condition
Min
Typ
Max
Unit
Notes:
1.
Port voltages are referenced with respect to VPWR. All other voltages are referenced with respect to GND. These
specifications apply over the recommended operating voltage and temperature ranges of the device unless noted
otherwise. Typical performance is for T
A
= 25 °C, V
DD
= AGND + 3.3 V, AGND and DGND = 0 V, and VPWR at 48 V.
2.
For a description of the detailed behavior of VDD UVLO, see “4.2.2. Global Event Register and Global Event COR
(0x02, 0x03)” .
3.
Positive values indicate currents flowing into the device; negative currents indicate current flowing out of the device.
4
Rev. 1.1
Si3454
Table 1. PSE Port Interface Recommended Operating Conditions
1
(Continued)
Parameter
Power Supply Currents
3
VPWR Supply Current
VDD Supply Current
Detection Specification
Detection Voltage
when R
DET
= 25.5k
Detection Current Limit
Minimum Signature
Resistance @ PD
Maximum Signature
Resistance @ PD
Shorted Port Threshold
Open Port Threshold
Classification Specifications
Classification Voltage
Classification Current
V
CLASS
I
CLASS
0 mA < ICLASS < 45 mA
Measured when V
PORTn
= 0 V
Class 0
Class 1
Classification Current Region
I
CLASS_REGION
Class 2
Class 3
Class 4
–20.5
55
0
8
16
25
35
—
—
—
—
—
—
—
–15.5
95
5
13
21
31
45
V
mA
mA
mA
mA
mA
mA
Primary detection voltage
V
PORTn
I
DET
R
DET_MIN
R
DET_MAX
R
SHORT
R
OPEN
Secondary detection voltage
Measured when V
PORTn
= 0 V
—
–10
—
15
26.5
150
100
–4.0
–8.0
3
—
—
—
—
–2.8
—
4.9
19
33
400
400
V
V
Symbol
Test Condition
Min
Typ
Max
Unit
I
VPWR
I
DD
During normal operation
—
—
2
18
5
25
mA
mA
mA
k
k
k
Notes:
1.
Port voltages are referenced with respect to VPWR. All other voltages are referenced with respect to GND. These
specifications apply over the recommended operating voltage and temperature ranges of the device unless noted
otherwise. Typical performance is for T
A
= 25 °C, V
DD
= AGND + 3.3 V, AGND and DGND = 0 V, and VPWR at 48 V.
2.
For a description of the detailed behavior of VDD UVLO, see “4.2.2. Global Event Register and Global Event COR
(0x02, 0x03)” .
3.
Positive values indicate currents flowing into the device; negative currents indicate current flowing out of the device.
Rev. 1.1
5