首页 > 器件类别 >

1SG280HN2F43E2LGAS

Field Programmable Gate Array,

厂商名称:Intel(英特尔)

厂商官网:http://www.intel.com/

器件标准:

下载文档
1SG280HN2F43E2LGAS 在线购买

供应商:

器件:1SG280HN2F43E2LGAS

价格:-

最低购买:-

库存:点击查看

点击购买

器件参数
参数名称
属性值
是否Rohs认证
符合
Objectid
145571323313
Reach Compliance Code
compliant
Country Of Origin
Mainland China, Malaysia, Taiwan, USA, Vietnam
YTEOL
10
可编程逻辑类型
FIELD PROGRAMMABLE GATE ARRAY
文档预览
Intel
®
Stratix
®
10 Device Datasheet
Online Version
Send Feedback
S10-DATASHEET
ID:
683181
Version:
2022.01.12
Contents
Contents
Intel
®
Stratix
®
10 Device Datasheet.......................................................................................................................................... 3
Electrical Characteristics...................................................................................................................................................... 4
Operating Conditions.................................................................................................................................................. 4
Switching Characteristics....................................................................................................................................................28
Core Performance Specifications.................................................................................................................................28
Periphery Performance Specifications.......................................................................................................................... 36
L-Tile Transceiver Performance Specifications............................................................................................................... 47
H-Tile Transceiver Performance Specifications.............................................................................................................. 56
E-Tile Transceiver Performance Specifications...............................................................................................................65
P-Tile Transceiver Performance Specifications............................................................................................................... 68
HPS Performance Specifications................................................................................................................................. 74
Configuration Specifications.............................................................................................................................................. 104
General Configuration Timing Specifications............................................................................................................... 104
POR Specifications..................................................................................................................................................105
External Configuration Clock Source Requirements......................................................................................................105
JTAG Configuration Timing.......................................................................................................................................106
AS Configuration Timing.......................................................................................................................................... 107
Avalon
®
-ST Configuration Timing..............................................................................................................................109
Configuration Bit Stream Sizes................................................................................................................................. 112
I/O Timing......................................................................................................................................................................112
Programmable IOE Delay..................................................................................................................................................113
Glossary.........................................................................................................................................................................113
Document Revision History for the Intel Stratix 10 Device Datasheet...................................................................................... 118
Intel
®
Stratix
®
10 Device Datasheet
2
Send Feedback
683181 | 2022.01.12
Send Feedback
Intel
®
Stratix
®
10 Device Datasheet
This datasheet describes the electrical characteristics, switching characteristics, configuration specifications, and timing for
Intel
®
Stratix
®
10 devices.
Table 1.
Intel Stratix 10 Device Grades and Speed Grades Supported
Device Grade
Extended
–E1V (fastest)
–E2V
–E2L
–E3V
–E3X
–I1V
–I2V
–I2L
–I3V
–I3X
–C2L
Speed Grade Supported
Industrial
Commercial
The suffix after the speed grade denotes the power options offered in Intel Stratix 10 devices.
V—SmartVID with standard static power. For “V” suffix devices, both V
CC
and V
CCP
must share the same SmartVID
regulator. V
CCL_HPS
can share the same SmartVID regulator or can use a separate fixed voltage regulator.
L—0.85 V fixed voltage with low static power
X—0.85 V fixed voltage with lowest static power
Intel Corporation. All rights reserved. Intel, the Intel logo, and other Intel marks are trademarks of Intel Corporation or its subsidiaries. Intel warrants performance
of its FPGA and semiconductor products to current specifications in accordance with Intel's standard warranty, but reserves the right to make changes to any
products and services at any time without notice. Intel assumes no responsibility or liability arising out of the application or use of any information, product, or
service described herein except as expressly agreed to in writing by Intel. Intel customers are advised to obtain the latest version of device specifications before
relying on any published information and before placing orders for products or services.
*Other names and brands may be claimed as the property of others.
ISO
9001:2015
Registered
Intel
®
Stratix
®
10 Device Datasheet
683181 | 2022.01.12
Table 2.
Datasheet Status for Intel Stratix 10 Devices
Variant
Intel Stratix 10 GX
Intel Stratix 10 SX
Intel Stratix 10 TX
Intel Stratix 10 MX
Intel Stratix 10 DX
Datasheet Status
Final (Preliminary for 1SG040HF35 device only)
Final (Preliminary for 1SX040HF35 device only)
Final
Final
Final
(1)
Note:
The
H-Tile Transmitter Specifications
table is still preliminary.
Electrical Characteristics
The following sections describe the operating conditions and power consumption of Intel Stratix 10 devices.
Operating Conditions
Intel Stratix 10 devices are rated according to a set of defined parameters. To maintain the highest possible performance and
reliability of the Intel Stratix 10 devices, you must consider the operating requirements described in this section.
Absolute Maximum Ratings
This section defines the maximum operating conditions for Intel Stratix 10 devices. The values are based on experiments
conducted with the devices and theoretical modeling of breakdown and damage mechanisms. The functional operation of the
device is not implied for these conditions.
Caution:
Conditions outside the range listed in the following table may cause permanent damage to the device. Additionally, device
operation at the absolute maximum ratings for extended periods of time may have adverse effects on the device.
(1)
Specifications related to Intel Intellectual Property (IP) products, UPI IP, and DDR-T IP are preliminary.
Intel
®
Stratix
®
10 Device Datasheet
4
Send Feedback
Intel
®
Stratix
®
10 Device Datasheet
683181 | 2022.01.12
Table 3.
Absolute Maximum Ratings for Intel Stratix 10 Devices
Symbol
Description
Core voltage power supply
Periphery circuitry and transceiver fabric interface power supply
Embedded memory and digital transceiver power supply
Power supply for programmable regulator and I/O pre-driver
Battery back-up power supply for design security volatile key register
Configuration pins power supply
I/O buffers power supply (except for 1SG040HF35 and 1SX040HF35
banks 3C and 3D)
I/O buffers power supply for 1SG040HF35 and 1SX040HF35 devices
bank 3C only
I/O buffers power supply for 1SG040HF35 and 1SX040HF35 devices
bank 3D only
Phase-locked loop (PLL) analog power supply
Secure Device Manager (SDM) block PLL digital power supply
SDM block PLL analog power supply
Fuse block writing power supply
ADC voltage sensor power supply
Power supply for the Universal Interface Bus between the core and
embedded HBM2 memory
Power supply for the embedded HBM2 memory
Transmitter analog power supply
Receiver analog power supply
Transmitter output buffer power supply
Condition
3 V I/O
LVDS I/O
(2)
Minimum
–0.50
–0.50
–0.50
–0.50
–0.50
–0.50
–0.50
–0.50
–0.50
–0.50
–0.50
–0.50
–0.50
–0.50
–0.50
–0.30
–0.30
–0.50
–0.50
–0.50
Maximum
1.26
1.26
1.24
2.46
2.46
2.19
4.10
2.19
3.63
1.98
2.46
1.21
2.19
3.19
2.19
1.50
3.00
1.47
1.47
2.46
Unit
V
V
V
V
V
V
V
V
V
V
V
V
V
V
V
V
V
V
V
V
continued...
V
CC
V
CCP
V
CCERAM
V
CCPT
V
CCBAT
V
CCIO_SDM
V
CCIO
V
CCIO3C
V
CCIO3D
V
CCA_PLL
V
CCPLLDIG_SDM
V
CCPLL_SDM
V
CCFUSEWR_SDM
V
CCADC
V
CCIO_UIB
V
CCM_WORD
V
CCT_GXB
V
CCR_GXB
V
CCH_GXB
(2)
The LVDS I/O values are applicable to all dedicated and dual-function configuration I/Os.
Send Feedback
Intel
®
Stratix
®
10 Device Datasheet
5
查看更多>
热门器件
热门资源推荐
器件捷径:
L0 L1 L2 L3 L4 L5 L6 L7 L8 L9 LA LB LC LD LE LF LG LH LI LJ LK LL LM LN LO LP LQ LR LS LT LU LV LW LX LY LZ M0 M1 M2 M3 M4 M5 M6 M7 M8 M9 MA MB MC MD ME MF MG MH MI MJ MK ML MM MN MO MP MQ MR MS MT MU MV MW MX MY MZ N0 N1 N2 N3 N4 N5 N6 N7 N8 NA NB NC ND NE NF NG NH NI NJ NK NL NM NN NO NP NQ NR NS NT NU NV NX NZ O0 O1 O2 O3 OA OB OC OD OE OF OG OH OI OJ OK OL OM ON OP OQ OR OS OT OV OX OY OZ P0 P1 P2 P3 P4 P5 P6 P7 P8 P9 PA PB PC PD PE PF PG PH PI PJ PK PL PM PN PO PP PQ PR PS PT PU PV PW PX PY PZ Q1 Q2 Q3 Q4 Q5 Q6 Q8 Q9 QA QB QC QE QF QG QH QK QL QM QP QR QS QT QV QW QX QY R0 R1 R2 R3 R4 R5 R6 R7 R8 R9 RA RB RC RD RE RF RG RH RI RJ RK RL RM RN RO RP RQ RR RS RT RU RV RW RX RY RZ
需要登录后才可以下载。
登录取消