首页 > 器件类别 > 逻辑 > 逻辑

23S05T-1DC

PLL Based Clock Driver, 23S Series, 4 True Output(s), 0 Inverted Output(s), PDSO8, SOIC-8

器件类别:逻辑    逻辑   

厂商名称:IDT (Integrated Device Technology)

下载文档
器件参数
参数名称
属性值
是否Rohs认证
不符合
零件包装代码
SOIC
包装说明
SOP, SOP8,.25
针数
8
Reach Compliance Code
_compli
系列
23S
输入调节
STANDARD
JESD-30 代码
R-PDSO-G8
JESD-609代码
e0
逻辑集成电路类型
PLL BASED CLOCK DRIVER
最大I(ol)
0.008 A
湿度敏感等级
1
功能数量
1
反相输出次数
端子数量
8
实输出次数
4
最高工作温度
70 °C
最低工作温度
封装主体材料
PLASTIC/EPOXY
封装代码
SOP
封装等效代码
SOP8,.25
封装形状
RECTANGULAR
封装形式
SMALL OUTLINE
电源
2.5 V
认证状态
Not Qualified
Same Edge Skew-Max(tskwd)
0.25 ns
最大供电电压 (Vsup)
2.7 V
最小供电电压 (Vsup)
2.3 V
标称供电电压 (Vsup)
2.5 V
表面贴装
YES
温度等级
COMMERCIAL
端子面层
Tin/Lead (Sn85Pb15)
端子形式
GULL WING
端子节距
1.27 mm
端子位置
DUAL
最小 fmax
133 MHz
Base Number Matches
1
文档预览
IDT23S05T
2.5V ZERO DELAY CLOCK BUFFER, SPREAD SPECTRUM COMPATIBLE
COMMERCIAL AND INDUSTRIAL TEMPERATURE RANGES
2.5V ZERO DELAY CLOCK
BUFFER, SPREAD SPECTRUM
COMPATIBLE
FEATURES:
Phase-Lock Loop Clock Distribution
10MHz to 133MHz operating frequency
Distributes one clock input to one bank of five outputs
Zero Input-Output Delay
Output Skew < 250ps
Low jitter <200 ps cycle-to-cycle
No external RC network required
Operates at 2.5V V
DD
Power down mode
Spread spectrum compatible
Available in SOIC package
IDT23S05T
DESCRIPTION:
NOTE: EOL for non-green parts to occur on 5/13/10 per
PDN U-09-01
The IDT23S05T is a high-speed phase-lock loop (PLL) clock buffer,
designed to address high-speed clock distribution applications. The zero
delay is achieved by aligning the phase between the incoming clock and
the output clock, operable within the range of 10 to 133MHz.
The IDT23S05T is an 8-pin version of the IDT23S09T. IDT23S05T
accepts one reference input, and drives out five low skew clocks. All parts
have on-chip PLLs which lock to an input clock on the REF pin. The PLL
feedback is on-chip and is obtained from the CLKOUT pad. In the absence
of an input clock, the IDT23S05T enters power down. In this mode, the
device will draw less than 12μA for Commercial Temperature Range and
and less than 25μA for Industrial temperature range, the outputs are tri-
stated, and the PLL is not running, resulting in a significant reduction of
power. The IDT23S05T is characterized for both Industrial and Commer-
cial operation.
FUNCTIONAL BLOCK DIAGRAM
8
CLKOUT
REF
1
PLL
Control
Logic
3
CLK1
2
CLK2
5
7
CLK3
CLK4
The IDT logo is a registered trademark of Integrated Device Technology, Inc.
COMMERCIAL AND INDUSTRIAL TEMPERATURE RANGES
1
c
2012
Integrated Device Technology, Inc.
APRIL
2012
DSC 6397/11
IDT23S05T
2.5V ZERO DELAY CLOCK BUFFER, SPREAD SPECTRUM COMPATIBLE
COMMERCIAL AND INDUSTRIAL TEMPERATURE RANGES
PIN CONFIGURATION
ABSOLUTE MAXIMUM RATINGS
(1)
Symbol
V
DD
Rating
Supply Voltage Range
Input Voltage Range (REF)
Input Voltage Range
(except REF)
I
IK
(V
I
< 0)
I
O
(V
O
= 0 to V
DD
)
V
DD
or GND
T
A
= 55°C
(in still air)
(3)
T
STG
Operating
Temperature
Input Clamp Current
Continuous Output Current
Continuous Current
Maximum Power Dissipation
Storage Temperature Range
Commercial
Industrial
Max.
–0.5 to +4.6
–0.5 to +5.5
–0.5 to
V
DD
+0.5
–50
±50
±100
0.7
–65 to +150
0 to +70
–40 to +85
mA
mA
mA
W
°C
°C
Unit
V
V
V
V
I (2)
V
I
REF
CLK2
CLK1
GND
1
2
3
4
8
7
6
5
CLKOUT
CLK4
V
DD
CLK3
SOIC
TOP VIEW
NOTES:
1. Stresses greater than those listed under ABSOLUTE MAXIMUM RATINGS may cause
permanent damage to the device. This is a stress rating only and functional operation
of the device at these or any other conditions above those indicated in the operational
sections of this specification is not implied. Exposure to absolute maximum rating
conditions for extended periods may affect reliability.
2. The input and output negative-voltage ratings may be exceeded if the input and output
clamp-current ratings are observed.
3. The maximum package power dissipation is calculated using a junction temperature
of 150°C and a board trace length of 750 mils.
APPLICATIONS:
SDRAM
Telecom
Datacom
PC Motherboards/Workstations
Critical Path Delay Designs
PIN DESCRIPTION
Pin Name
REF
(1)
CLK2
(2)
CLK1
GND
CLK3
(2)
V
DD
CLK4
(2)
CLKOUT
(2)
NOTES:
1. Weak pull down.
2. Weak pull down on all outputs.
(2)
Pin Number
1
2
3
4
5
6
7
8
Type
IN
Out
Out
Ground
Out
PWR
Out
Out
Output clock
Output clock
Ground
Output clock
2.5V Supply
Output clock
Functional Description
Input reference clock, 3.3V tolerant input
Output clock, internal feedback on this pin
2
IDT23S05T
2.5V ZERO DELAY CLOCK BUFFER, SPREAD SPECTRUM COMPATIBLE
COMMERCIAL AND INDUSTRIAL TEMPERATURE RANGES
OPERATING CONDITIONS
Symbol
V
DD
T
A
C
L
C
IN
Supply Voltage
Operating Temperature (Ambient Temperature)
Load Capacitance 10MHz - 133MHz
Input Capacitance
Commercial
Industrial
Parameter
Min.
2.3
0
–40
Max.
2.7
+70
+85
15
7
pF
pF
Unit
V
°
C
DC ELECTRICAL CHARACTERISTICS
Symbol
V
IL
V
IH
I
IL
I
IH
V
OL
V
OH
I
DD_PD
I
DD
Parameter
Input LOW Voltage Level
Input HIGH Voltage Level
Input LOW Current
Input HIGH Current
Output LOW Voltage
Output HIGH Voltage
Power Down Current
Supply Current
V
IN
= 0V
V
IN
= V
DD
Standard Drive, I
OL
= 8mA
Standard Drive, I
OH
= -8mA
REF = 0MHz
Unloaded Outputs at 66.66MHz
Commercial
Industrial
Conditions
Min.
1.7
2
Max.
0.7
50
100
0.3
12
25
32
mA
Unit
V
V
µA
µA
V
V
µA
SWITCHING CHARACTERISTICS
Symbol
t
1
t
3
t
4
t
5
t
6
t
7
t
J
t
LOCK
Parameter
Output Frequency
Duty Cycle = t
2
÷
t
1
Rise Time
Fall Time
Output to Output Skew
Delay, REF Rising Edge to CLKOUT Rising Edge
Device-to-Device Skew
Cycle-to-Cycle Jitter, pk - pk
PLL Lock Time
(1,2)
Conditions
15pF Load
Measured at V
DD
/2, F
OUT
= 66.66MHz
Measured between 0.7V and 1.7V
Measured between 0.7V and 1.7V
All outputs equally loaded
Measured at V
DD
/2
Measured at V
DD
/2 on the CLKOUT pins of devices
Measured at 66.66MHz, loaded outputs
Stable power supply, valid clock presented on REF pin
Min.
10
40
Typ.
50
0
0
Max.
133
60
2.5
2.5
250
±350
700
200
1
Unit
MHz
%
ns
ns
ps
ps
ps
ps
ms
NOTES:
1. REF Input has a threshold voltage of V
DD
/2.
2. All parameters specified with loaded outputs.
3
IDT23S05T
2.5V ZERO DELAY CLOCK BUFFER, SPREAD SPECTRUM COMPATIBLE
COMMERCIAL AND INDUSTRIAL TEMPERATURE RANGES
ZERO DELAY AND SKEW CONTROL
All outputs should be uniformly loaded in order to achieve Zero I/O Delay. Since the CLKOUT pin is the internal feedback for the PLL, its relative
loading can affect and adjust the input/output delay.
For designs utilizing zero I/O Delay, all outputs including CLKOUT must be equally loaded. Even if the output is not used, it must have a capacitive
load equal to that on the other outputs in order to obtain true zero I/O Delay. For zero output-to-output skew, all outputs must be loaded equally.
SPREAD SPECTRUM COMPATIBLE
Many systems being designed now use a technology called Spread Spectrum Frequency Timing Generation. This product is designed not to filter
off the Spread Spectrum feature of the reference input, assuming it exists. When a zero delay buffer is not designed to pass the Spread Spectrum feature
through, the result is a significant amount of tracking skew, which may cause problems in systems requiring synchronization.
4
IDT23S05T
2.5V ZERO DELAY CLOCK BUFFER, SPREAD SPECTRUM COMPATIBLE
COMMERCIAL AND INDUSTRIAL TEMPERATURE RANGES
TEST CIRCUIT
V
DD
0.1 F
OUTPUTS
CLK
OUT
C
LOAD
V
DD
0.1 F
GND
GND
Test Circuit for All Parameters
SWITCHING WAVEFORMS
t1
t2
V
DD
/2
V
DD
/2
V
DD
/2
Output
Output
V
DD
/2
V
DD
/2
t5
Duty Cycle Timing
Output to Output Skew
Output
0.7V
t3
1.7V 1.7V
0.7V
t4
2.5V
0V
REF
Output
t6
V
DD/
2
V
DD/
2
All Outputs Rise/Fall Time
Input to Output Propagation Delay
CLK
OUT
Device 1
CLK
OUT
Device 2
V
DD
/2
t7
V
DD
/2
Device to Device Skew
5
查看更多>
参数对比
与23S05T-1DC相近的元器件有:23S05T-1DC8、23S05T-1DCI8、23S05T-1DCI。描述及对比如下:
型号 23S05T-1DC 23S05T-1DC8 23S05T-1DCI8 23S05T-1DCI
描述 PLL Based Clock Driver, 23S Series, 4 True Output(s), 0 Inverted Output(s), PDSO8, SOIC-8 PLL Based Clock Driver, 23S Series, 4 True Output(s), 0 Inverted Output(s), PDSO8, SOIC-8 PLL Based Clock Driver, 23S Series, 4 True Output(s), 0 Inverted Output(s), PDSO8, SOIC-8 PLL Based Clock Driver, 23S Series, 4 True Output(s), 0 Inverted Output(s), PDSO8, SOIC-8
是否Rohs认证 不符合 不符合 不符合 不符合
零件包装代码 SOIC SOIC SOIC SOIC
包装说明 SOP, SOP8,.25 SOP, SOP8,.25 SOIC-8 SOP, SOP8,.25
针数 8 8 8 8
Reach Compliance Code _compli _compli _compli _compli
系列 23S 23S 23S 23S
输入调节 STANDARD STANDARD STANDARD STANDARD
JESD-30 代码 R-PDSO-G8 R-PDSO-G8 R-PDSO-G8 R-PDSO-G8
JESD-609代码 e0 e0 e0 e0
逻辑集成电路类型 PLL BASED CLOCK DRIVER PLL BASED CLOCK DRIVER PLL BASED CLOCK DRIVER PLL BASED CLOCK DRIVER
最大I(ol) 0.008 A 0.008 A 0.008 A 0.008 A
湿度敏感等级 1 1 1 1
功能数量 1 1 1 1
端子数量 8 8 8 8
实输出次数 4 4 4 4
最高工作温度 70 °C 70 °C 85 °C 85 °C
封装主体材料 PLASTIC/EPOXY PLASTIC/EPOXY PLASTIC/EPOXY PLASTIC/EPOXY
封装代码 SOP SOP SOP SOP
封装等效代码 SOP8,.25 SOP8,.25 SOP8,.25 SOP8,.25
封装形状 RECTANGULAR RECTANGULAR RECTANGULAR RECTANGULAR
封装形式 SMALL OUTLINE SMALL OUTLINE SMALL OUTLINE SMALL OUTLINE
电源 2.5 V 2.5 V 2.5 V 2.5 V
认证状态 Not Qualified Not Qualified Not Qualified Not Qualified
Same Edge Skew-Max(tskwd) 0.25 ns 0.25 ns 0.25 ns 0.25 ns
最大供电电压 (Vsup) 2.7 V 2.7 V 2.7 V 2.7 V
最小供电电压 (Vsup) 2.3 V 2.3 V 2.3 V 2.3 V
标称供电电压 (Vsup) 2.5 V 2.5 V 2.5 V 2.5 V
表面贴装 YES YES YES YES
温度等级 COMMERCIAL COMMERCIAL INDUSTRIAL INDUSTRIAL
端子面层 Tin/Lead (Sn85Pb15) Tin/Lead (Sn85Pb15) Tin/Lead (Sn85Pb15) Tin/Lead (Sn85Pb15)
端子形式 GULL WING GULL WING GULL WING GULL WING
端子节距 1.27 mm 1.27 mm 1.27 mm 1.27 mm
端子位置 DUAL DUAL DUAL DUAL
最小 fmax 133 MHz 133 MHz 133 MHz 133 MHz
Base Number Matches 1 1 1 1
热门器件
热门资源推荐
器件捷径:
A0 A1 A2 A3 A4 A5 A6 A7 A8 A9 AA AB AC AD AE AF AG AH AI AJ AK AL AM AN AO AP AQ AR AS AT AU AV AW AX AY AZ B0 B1 B2 B3 B4 B5 B6 B7 B8 B9 BA BB BC BD BE BF BG BH BI BJ BK BL BM BN BO BP BQ BR BS BT BU BV BW BX BY BZ C0 C1 C2 C3 C4 C5 C6 C7 C8 C9 CA CB CC CD CE CF CG CH CI CJ CK CL CM CN CO CP CQ CR CS CT CU CV CW CX CY CZ D0 D1 D2 D3 D4 D5 D6 D7 D8 D9 DA DB DC DD DE DF DG DH DI DJ DK DL DM DN DO DP DQ DR DS DT DU DV DW DX DZ
需要登录后才可以下载。
登录取消