首页 > 器件类别 > 逻辑 > 逻辑

49FCT805SOG

SOIC-20, Tube

器件类别:逻辑    逻辑   

厂商名称:IDT (Integrated Device Technology)

器件标准:  

下载文档
49FCT805SOG 在线购买

供应商:

器件:49FCT805SOG

价格:-

最低购买:-

库存:点击查看

点击购买

器件参数
参数名称
属性值
Brand Name
Integrated Device Technology
是否无铅
不含铅
是否Rohs认证
符合
Objectid
1122321239
零件包装代码
SOIC
包装说明
SOIC-20
针数
20
制造商包装代码
PSG20
Reach Compliance Code
compliant
ECCN代码
EAR99
YTEOL
0
系列
FCT
输入调节
STANDARD
JESD-30 代码
R-PDSO-G20
JESD-609代码
e3
最大I(ol)
0.064 A
湿度敏感等级
1
功能数量
2
反相输出次数
端子数量
20
实输出次数
5
最高工作温度
70 °C
最低工作温度
输出特性
3-STATE
封装主体材料
PLASTIC/EPOXY
封装代码
SOP
封装等效代码
SOP20,.4
封装形状
RECTANGULAR
封装形式
SMALL OUTLINE
峰值回流温度(摄氏度)
260
Prop。Delay @ Nom-Sup
6.5 ns
传播延迟(tpd)
5.6 ns
认证状态
Not Qualified
Same Edge Skew-Max(tskwd)
0.7 ns
最大供电电压 (Vsup)
5.25 V
最小供电电压 (Vsup)
4.75 V
标称供电电压 (Vsup)
5 V
表面贴装
YES
技术
CMOS
温度等级
COMMERCIAL
端子面层
MATTE TIN
端子形式
GULL WING
端子节距
1.27 mm
端子位置
DUAL
处于峰值回流温度下的最长时间
30
文档预览
IDT49FCT805/A
FAST CMOS BUFFER/CLOCK DRIVER
COMMERCIAL AND INDUSTRIAL TEMPERATURE RANGE
FAST CMOS
BUFFER/CLOCK DRIVER
IDT49FCT805/A
FEATURES:
0.5 MICRON CMOS Technology
Guaranteed low skew < 700ps (max.)
Low duty cycle distortion < 1ns (max.)
Low CMOS power levels
TTL compatible inputs and outputs
Rail-to-rail output voltage swing
High drive: -24mA I
OH
, +64mA I
OL
Two independent output banks with 3-state control
1:5 fanout per bank
"Heartbeat" monitor output
Available in SSOP and SOIC packages
DESCRIPTION:
The 49FCT805 is a non-inverting buffer/clock driver built using ad-
vanced dual metal CMOS technology. Each bank consists of two banks of
drivers. Each bank drives five output buffers from a standard TTL
compatible input. These devices feature a “heart-beat” monitor for
diagnostics and PLL driving. The MON output is identical to all other outputs
and complies with the output specifications in this document.
The 49FCT805 offers low capacitance inputs and hysteresis. Rail-to-rail
output swing improves noise margin and allows easy interface with CMOS
inputs.
FUNCTIONAL BLOCK DIAGRAM
OE
A
IN
A
5
OA
1
-OA
5
IN
B
5
OB
1
-OB
5
OE
B
MON
The IDT logo is a registered trademark of Integrated Device Technology, Inc.
COMMERCIAL AND INDUSTRIAL TEMPERATURE RANGE
1
c
2006
Integrated Device Technology, Inc.
MAY 2010
DSC-5836/5
IDT49FCT805/A
FAST CMOS BUFFER/CLOCK DRIVER
COMMERCIAL AND INDUSTRIAL TEMPERATURE RANGE
PIN CONFIGURATION
V
CCA
OA
1
OA
2
OA
3
GND
A
OA
4
OA
5
NC
(1)
ABSOLUTE MAXIMUM RATINGS
(1)
Symbol
Description
Terminal Voltage with Respect to GND
Terminal Voltage with Respect to GND
Storage Temperature
DC Output Current
Max
–0.5 to +7
–0.5 to V
CC
+0.5
–65 to +150
–60 to +60
Unit
V
V
°C
mA
1
2
3
4
5
6
7
8
9
10
SOIC/ SSOP
TOP VIEW
20
19
18
17
16
15
14
13
12
11
V
CC
OB
1
OB
2
OB
3
GND
B
OB
4
OB
5
MON
OE
B
IN
B
V
TERM(2)
V
TERM(3)
T
STG
I
OUT
NOTES:
1. Stresses greater than those listed under ABSOLUTE MAXIMUM RATINGS may cause
permanent damage to the device. This is a stress rating only and functional operation
of the device at these or any other conditions above those indicated in the operational
sections of this specification is not implied. Exposure to absolute maximum rating
conditions for extended periods may affect reliability.
2. Input and V
CC
terminals.
3. Output and I/O terminals.
OE
A
IN
A
CAPACITANCE
(T
A
= +25
O
C, f = 1.0MHz)
Symbol
C
IN
C
OUT
Parameter
(1)
Input Capacitance
Output Capacitance
Conditions
V
IN
= 0V
V
OUT
= 0V
Typ.
4.5
5.5
Max.
6
8
Unit
pF
pF
NOTE:
1. This parameter is measured at characterization but not tested.
NOTE:
1. Pin 8 is not internally connected on devices with a "K" prefix in the date code. On older
devices, pin 8 is internally connected to GND. To insure compatibility with all products,
pin 8 should be connected to GND at the board level.
PIN DESCRIPTION
Pin Names
OE
A
,
OE
B
IN
A
, IN
B
OAn, OBn
MON
Clock Inputs
Clock Outputs
Monitor Output
Description
3-State Output Enable Inputs (Active LOW)
FUNCTION TABLE
(1)
Inputs
OE
A
,
OE
B
L
L
H
H
NOTE:
1. H = HIGH
L = LOW
Z = High-Impedance
Outputs
IN
A
, IN
B
L
H
L
H
OAn, OBn
L
H
Z
Z
MON
L
H
L
H
2
IDT49FCT805/A
FAST CMOS BUFFER/CLOCK DRIVER
COMMERCIAL AND INDUSTRIAL TEMPERATURE RANGE
DC ELECTRICAL CHARACTERISTICS OVER OPERATING RANGE
Following Conditions Apply Unless Otherwise Specified: V
LC
= 0.2V; V
HC
= V
CC
- 0.2V
Commercial: T
A
= 0°C to +70°C, Industrial: T
A
= -40°C to +85°C, V
CC
= 5V ± 5%
Symbol
V
IH
V
IL
I
IH
I
IL
I
OZH
I
OZL
V
IK
I
OS
V
OH
Clamp Diode Voltage
Short Circuit Current
Output HIGH Voltage
V
CC
= Min., I
IN
= –18mA
V
CC
= Max., V
O
= GND
(3)
V
CC
= 3V, V
IN
= V
LC
or V
HC
V
CC
= Min.
V
IN
= V
IH
or V
IL
V
CC
= 3V, V
IN
= V
LC
or V
HC
V
OL
V
H
I
CC
NOTES:
1. For conditions shown as Max. or Min., use appropriate value specified under Electrical Characteristics for the applicable device type.
2. Typical values are at Vcc = 5V, +25°C ambient.
3. Not more than one output should be shorted at one time. Duration of the test should not exceed one second.
Parameter
Input HIGH Level (Input pins)
Input LOW Level (Input and I/O pins)
Input HIGH Current
Input LOW Current
Off State (Hi-Z) Output Current
Test Conditions
(1)
Guaranteed Logic HIGH Level
Guaranteed Logic LOW Level
V
CC
= Max.
V
CC
= Max.
V
CC
= Max.
V
I
= 5.5V
V
I
= GND
V
O
= V
CC
V
O
= GND
Min.
2
–60
I
OH
= –32µA
I
OH
= –300µA
I
OH
= –15mA
I
OH
= –24mA
I
OL
= 300µA
I
OL
= 300mA
I
OL
= 64mA
V
HC
V
HC
3.6
2.4
Typ.
(2)
–0.7
–120
V
CC
V
CC
4.3
3.8
GND
GND
0.3
200
5
Max.
0.8
±1
±1
±1
±1
–1.2
V
LC
V
LC
0.55
500
Unit
V
V
µA
µA
µA
V
mA
V
Output LOW Voltage
Input Hysteresis for all inputs
Quiescent Power Supply Current
V
CC
= Min.
V
IN
= V
IH
or V
IL
V
CC
= Max., V
IN
= GND or V
CC
V
mV
µA
3
IDT49FCT805/A
FAST CMOS BUFFER/CLOCK DRIVER
COMMERCIAL AND INDUSTRIAL TEMPERATURE RANGE
POWER SUPPLY CHARACTERISTICS
Symbol
∆I
CC
I
CCD
Parameter
Quiescent Power Supply Current
TTL Inputs HIGH
Dynamic Power Supply Current
(4)
V
CC
= Max.
V
IN
= 3.4V
(3)
V
CC
= Max.
Outputs Open
OE
A
=
OE
B
= GND
50% Duty Cycle
I
C
Total Power Supply Current
(6)
V
CC
= Max.
Outputs Open
f
O
= 10MHz
50% Duty Cycle
OE
A
=
OE
B
= V
CC
Mon. Output Toggling
V
CC
= Max.
Outputs Open
f
O
= 2.5MHz
50% Duty Cycle
OE
A
=
OE
B
= GND
Eleven Outputs Toggling
NOTES:
1.
2.
3.
4.
5.
For conditions shown as Max. or Min., use appropriate value specified under Electrical Characteristics for the applicable device type.
Typical values are at V
CC
= 5V, +25°C ambient.
Per TTL driven input (V
IN
= 3.4V); all other inputs at V
CC
or GND.
This parameter is not directly testable, but is derived for use in Total Power Supply calculations.
Values for these conditions are examples of the I
C
formula. These limits are guaranteed but not tested.
6.
I
C
= I
QUIESCENT
+ I
INPUTS
+ I
DYNAMIC
I
C
= I
CC
+
∆I
CC
D
H
N
T
+ I
CCD
(f
O
N
O
)
I
CC
= Quiescent Current (I
CCL
, I
CCH
and I
CCZ
)
∆I
CC
= Power Supply Current for a TTL High Input (V
I
N
= 3.4V)
D
H
= Duty Cycle for TTL Inputs High
N
T
= Number of TTL Inputs at D
H
I
CCD
= Dynamic Current Caused by an Input Transition Pair (HLH or LHL)
f
O
= Output Frequency
N
O
= Number of Outputs at f
O
All currents are in milliamps and all frequencies are in megahertz.
Test Conditions
(1)
Min.
Typ.
(2)
1
0.15
Max.
2.5
0.2
Unit
mA
mA/MHz
V
IN
= V
CC
V
IN
= GND
V
IN
= V
CC
V
IN
= GND
V
IN
= 3.4V
V
IN
= GND
V
IN
= V
CC
V
IN
= GND
V
IN
= 3.4V
V
IN
= GND
1.5
2.5
2
3.8
4.1
6
(5)
mA
5.1
8.5
(5)
4
IDT49FCT805/A
FAST CMOS BUFFER/CLOCK DRIVER
COMMERCIAL AND INDUSTRIAL TEMPERATURE RANGE
SWITCHING CHARACTERISTICS OVER OPERATING RANGE
(1)
FCT805
Symbol
t
PLH
t
PHL
t
R
t
F
t
SK(O)
t
SK(P)
t
SK(PP)
Parameter
Propagation Delay
IN
A
to OAn, IN
B
to OBn
Output Rise Time
Output Fall Time
Output skew: skew between outputs of all banks of
same package (inputs tied together)
Pulse skew: skew between opposite transitions
of same output (|t
PHL -–
t
PLH
|)
Part-to-part skew: skew between outputs of different
packages at same power supply voltage,
t
PZL
t
PZH
t
PLZ
t
PHZ
temperature, package type and speed grade
Output Enable Time
OE
A
to OAn,
OE
B
to OBn
Output Disable Time
OE
A
to OAn,
OE
B
to OBn
1.5
1.5
8
7
1.5
1.5
8
7
ns
ns
Conditions
(2)
C
L
= 50pF
R
L
= 500Ω
Min
.
1.5
Max
.
5.6
1.5
1.5
0.7
1
1.5
Min
.
1.5
FCT805A
Max
.
5.3
1.5
1.5
0.7
1
1.5
Unit
ns
ns
ns
ns
ns
ns
NOTES:
1. Propagation delay range indicated by Min. and Max. limit is due to V
CC
, operating temperature and process parameters. These propagation delay limits do not imply skew.
2. See test circuits and waveforms.
5
查看更多>
热门器件
热门资源推荐
器件捷径:
00 01 02 03 04 05 06 07 08 09 0A 0C 0F 0J 0L 0M 0R 0S 0T 0Z 10 11 12 13 14 15 16 17 18 19 1A 1B 1C 1D 1E 1F 1H 1K 1M 1N 1P 1S 1T 1V 1X 1Z 20 21 22 23 24 25 26 27 28 29 2A 2B 2C 2D 2E 2F 2G 2K 2M 2N 2P 2Q 2R 2S 2T 2W 2Z 30 31 32 33 34 35 36 37 38 39 3A 3B 3C 3D 3E 3F 3G 3H 3J 3K 3L 3M 3N 3P 3R 3S 3T 3V 40 41 42 43 44 45 46 47 48 49 4A 4B 4C 4D 4M 4N 4P 4S 4T 50 51 52 53 54 55 56 57 58 59 5A 5B 5C 5E 5G 5H 5K 5M 5N 5P 5S 5T 5V 60 61 62 63 64 65 66 67 68 69 6A 6C 6E 6F 6M 6N 6P 6R 6S 6T 70 71 72 73 74 75 76 77 78 79 7A 7B 7C 7M 7N 7P 7Q 7V 7W 7X 80 81 82 83 84 85 86 87 88 89 8A 8D 8E 8L 8N 8P 8S 8T 8W 8Y 8Z 90 91 92 93 94 95 96 97 98 99 9A 9B 9C 9D 9F 9G 9H 9L 9S 9T 9W
需要登录后才可以下载。
登录取消