首页 > 器件类别 > 无源元件

510CAA125M000AAG

SINGLE FREQUENCY XO, OE PIN 2 (O

器件类别:无源元件   

厂商名称:Silicon Laboratories Inc

下载文档
510CAA125M000AAG 在线购买

供应商:

器件:510CAA125M000AAG

价格:-

最低购买:-

库存:点击查看

点击购买

器件参数
参数名称
属性值
类型
XO(标准)
频率
125MHz
功能
启用/禁用
输出
CMOS
电压 - 电源
3.3V
频率稳定度
±50ppm
工作温度
-40°C ~ 85°C
电流 - 电源(最大值)
26mA
安装类型
表面贴装
封装/外壳
4-SMD,无引线
大小/尺寸
0.276" 长 x 0.197" 宽(7.00mm x 5.00mm)
高度 - 安装(最大值)
0.071"(1.80mm)
电流 - 电源(禁用)(最大值)
18mA
文档预览
S i 5 1 0 / 5 11
C
R YS TA L
O
SCILLATOR
(XO) 100 kH
Z TO
2 5 0 M H
Z
Features
Supports any frequency from
100 kHz to 250 MHz
Low jitter operation
2 to 4 week lead times
Total stability includes 10-year
aging
Comprehensive production test
coverage includes crystal ESR and
DLD
On-chip LDO regulator for power
supply noise filtering
3.3, 2.5, or 1.8 V operation
Differential (LVPECL, LVDS,
HCSL) or CMOS output options
Optional integrated 1:2 CMOS
fanout buffer
Runt suppression on OE and
power on
Industry standard 5 x 7, 3.2 x 5,
and 2.5 x 3.2 mm packages
Pb-free, RoHS compliant
–40
to 85
o
C operation
Si5602
2.5x3.2mm
5x7mm and 3.2x5mm
Applications
SONET/SDH/OTN
Gigabit Ethernet
Fibre Channel/SAS/SATA
PCI Express
Ordering Information:
See page 14.
3G-SDI/HD-SDI/SDI
Telecom
Switches/routers
FPGA/ASIC clock generation
Pin Assignments:
See page 12.
Description
The Si510/511 XO utilizes Silicon Laboratories' advanced DSPLL technology
to provide any frequency from 100 kHz to 250 MHz. Unlike a traditional XO
where a different crystal is required for each output frequency, the Si510/511
uses one fixed crystal and Silicon Labs’ proprietary DSPLL synthesizer to
generate any frequency across this range. This IC-based approach allows
the crystal resonator to provide enhanced reliability, improved mechanical
robustness, and excellent stability. In addition, this solution provides superior
supply noise rejection, simplifying low jitter clock generation in noisy
environments. Crystal ESR and DLD are individually production-tested to
guarantee performance and enhance reliability. The Si510/511 is factory-
configurable for a wide variety of user specifications, including frequency,
supply voltage, output format, output enable polarity, and stability. Specific
configurations are factory-programmed at time of shipment, eliminating long
lead times and non-recurring engineering charges associated with custom
frequency oscillators.
OE
1
4
V
DD
GND
2
3
CLK
Si510 (CMOS)
NC
OE
GND
1
2
3
6
5
4
V
DD
CLK–
CLK+
Functional Block Diagram
V
DD
OE
Si510(LVDS/LVPECL/HCSL/
Dual CMOS)
OE
OE
1
1
2
2
3
3
6
6
5
5
4
4
V
DD
V
DD
CLK–
CLK–
CLK+
CLK+
Low Noise Regulator
Fixed
Frequency
Oscillator
Any-Frequency
0.1 to 250 MHz
DSPLL
®
Synthesis
CLK+
CLK–
NC
NC
GND
GND
GND
Si511(LVDS/LVPECL/HCSL/
Dual CMOS)
Rev. 1.4 6/18
Copyright © 2018 by Silicon Laboratories
Si510/511
Si510/511
T
ABLE O F
C
ONTENTS
Section
Page
1. Electrical Specifications . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . .3
2. Solder Reflow and Rework Requirements for 2.5x3.2 mm Packages . . . . . . . . . . . . . . 11
3. Pin Descriptions . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 12
3.1 Dual CMOS Buffer . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 13
4. Ordering Information . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 14
5. Si510/511 Mark Specification . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 15
6. Package Outline Diagram: 5 x 7 mm, 4-pin . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 16
7. PCB Land Pattern: 5 x 7 mm, 4-pin . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . .17
8. Package Outline Diagram: 5 x 7 mm, 6-pin . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 18
9. PCB Land Pattern: 5 x 7 mm, 6-pin . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . .19
10. Package Outline Diagram: 3.2 x 5 mm, 4-pin . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 20
11. PCB Land Pattern: 3.2 x 5 mm, 4-pin . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 21
12. Package Outline Diagram: 3.2 x 5 mm, 6-Pin . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 22
13. PCB Land Pattern: 3.2 x 5.0 mm, 6-pin . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 23
14. Package Outline Diagram: 2.5 x 3.2 mm, 4-pin . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . .24
15. PCB Land Pattern: 2.5 x 3.2 mm, 4-pin . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 26
16. Package Outline Diagram: 2.5 x 3.2 mm, 6-pin . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . .27
17. PCB Land Pattern: 2.5 x 3.2 mm, 6-pin . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 29
Document Change List . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 30
2
Rev. 1.4
Si510/511
1. Electrical Specifications
Table 1. Operating Specifications
V
DD
= 1.8 V ±5%, 2.5 or 3.3 V ±10%, T
A
= –40 to +85
o
C
Parameter
Supply Voltage
Symbol
V
DD
Test Condition
3.3 V option
2.5 V option
1.8 V option
Min
2.97
2.25
1.71
Typ
3.3
2.5
1.8
21
Max
3.63
2.75
1.89
26
Unit
V
V
V
mA
Supply Current
I
DD
CMOS, 100 MHz,
single-ended
LVDS
(output enabled)
LVPECL
(output enabled)
HCSL
(output enabled)
Tristate
(output disabled)
0.80 x V
DD
19
39
41
45
23
43
44
18
0.20 x V
DD
mA
mA
mA
mA
V
V
k
o
OE "1" Setting
OE "0" Setting
OE Internal Pull-Up/Pull-
Down Resistor
*
Operating Temperature
V
IH
V
IL
R
I
T
A
See Note
See Note
–40
85
C
*Note:
Active high and active low polarity OE options available. Active high option includes an internal pull-up.
Active low option includes an internal pull-down. See ordering information on page 14.
Rev. 1.4
3
Si510/511
Table 2. Output Clock Frequency Characteristics
V
DD
= 1.8 V ±5%, 2.5 or 3.3 V ±10%, T
A
= –40 to +85
o
C
Parameter
Nominal Frequency
Symbol
F
O
F
O
Test Condition
CMOS, Dual CMOS
LVDS/LVPECL/HCSL
Frequency Stability Grade C
Frequency Stability Grade B
Frequency Stability Grade A
Min
0.1
0.1
–30
–50
–100
–20
–25
–50
Typ
Max
212.5
250
+30
+50
+100
+20
+25
+50
10
5
40
20
60
Unit
MHz
MHz
ppm
ppm
ppm
ppm
ppm
ppm
ms
µs
µs
µs
µs
Total Stability*
Temperature Stability
Frequency Stability Grade C
Frequency Stability Grade B
Frequency Stability Grade A
Startup Time
Disable Time
T
SU
T
D
Minimum V
DD
until output
frequency (F
O
) within specification
F
O
10 MHz
F
O
< 10 MHz
Enable Time
T
E
F
O
10 MHz
F
O
< 10 MHz
*Note:
Total stability includes initial accuracy, operating temperature, supply voltage change, load change, shock and vibration
(not under operation), and 10 years aging at 40
o
C.
4
Rev. 1.4
Si510/511
Table 3. Output Clock Levels and Symmetry
V
DD
= 1.8 V ±5%, 2.5 or 3.3 V ±10%, T
A
= –40 to +85
o
C
Parameter
CMOS Output Logic
High
CMOS Output Logic
Low
CMOS Output Logic
High Drive
Symbol
V
OH
V
OL
I
OH
Test Condition
Min
0.85 x V
DD
Typ
0.8
0.6
Max
0.15 x V
DD
1.2
0.9
565
Unit
V
V
mA
mA
mA
mA
mA
mA
ns
ns
ps
3.3 V
2.5 V
1.8 V
–8
–6
–4
8
6
4
0.45
0.3
100
CMOS Output Logic
Low Drive
I
OL
3.3 V
2.5 V
1.8 V
CMOS Output Rise/Fall
Time
(20 to 80% V
DD
)
T
R
/T
F
0.1 to 212.5 MHz,
C
L
= 15 pF
0.1 to 212.5 MHz,
C
L
= no load
LVPECL Output
Rise/Fall Time
(20 to 80% VDD)
HCSL Output Rise/Fall
Time (20 to 80% VDD)
LVDS Output Rise/Fall
Time (20 to 80% VDD)
LVPECL Output
Common Mode
LVPECL Output Swing
LVDS Output Common
Mode
T
R
/T
F
T
R
/T
F
T
R
/T
F
V
OC
V
O
V
OC
50
to V
DD
– 2 V,
single-ended
50
to V
DD
– 2 V,
single-ended
100
line-line
V
DD
= 3.3/2.5 V
100
line-line, V
DD
= 1.8 V
100
350
0.55
1.13
0.83
0.25
0.35
0.58
48
V
DD
1.4 V
0.8
1.23
0.92
0.35
0.38
0.73
50
470
800
0.90
1.33
1.00
0.45
0.42
0.85
52
ps
ps
V
V
PPSE
V
V
V
PPSE
V
V
PPSE
%
LVDS Output Swing
HCSL Output Common
Mode
HCSL Output Swing
Duty Cycle
V
O
V
OC
V
O
DC
Single-ended, 100
differential
termination
50
to
ground
Single-ended
All formats
Rev. 1.4
5
查看更多>
使用CCS不能保存文件
我按照launchpad.pdf操作,在要保存main.c时。出现这样的错误,不知道怎么解决: ...
feiante 微控制器 MCU
基于AVS技术实现多媒体手机处理器的节能最大化
随着高数据率基础设施在全球范围的不断扩张,以及多媒体设备的日益普及,多功能手机像以语音为主的手机一样...
dtcxn 移动便携
"no apm support in kernel "
我编译linux2.4的内核+板子带的文件系统烧到优龙的板子,结果报这个,请问是什么原因有什么解决方...
beijilang5 嵌入式系统
launchpad的悲剧,求拯救
关于板子上标着U8的那个电源芯片被烧了,有没什么可行性意见。 情况就是把他接在电脑上,然后输出单路的...
a828378 微控制器 MCU
赚分帖~~~
0 赚分帖~~~ 0 ...
euj1188 嵌入式系统
一个LINUX狂人的语录
我已经半年没有使用 Windows 的方式工作了。Linux 高效的完成了我所有的工作。 GNU/L...
songbo Linux与安卓
热门器件
热门资源推荐
器件捷径:
A0 A1 A2 A3 A4 A5 A6 A7 A8 A9 AA AB AC AD AE AF AG AH AI AJ AK AL AM AN AO AP AQ AR AS AT AU AV AW AX AY AZ B0 B1 B2 B3 B4 B5 B6 B7 B8 B9 BA BB BC BD BE BF BG BH BI BJ BK BL BM BN BO BP BQ BR BS BT BU BV BW BX BY BZ C0 C1 C2 C3 C4 C5 C6 C7 C8 C9 CA CB CC CD CE CF CG CH CI CJ CK CL CM CN CO CP CQ CR CS CT CU CV CW CX CY CZ D0 D1 D2 D3 D4 D5 D6 D7 D8 D9 DA DB DC DD DE DF DG DH DI DJ DK DL DM DN DO DP DQ DR DS DT DU DV DW DX DZ
需要登录后才可以下载。
登录取消