CAUTION: Stresses above those listed in “Absolute Maximum Ratings” may cause permanent damage to the device. This is a stress only rating and operation of the
device at these or any other conditions above those indicated in the operational sections of this specification is not implied.
IMPORTANT NOTE: All parameters having Min/Max specifications are guaranteed. Typical values are for information purposes only. Unless otherwise noted, all tests
are at the specified temperature and are pulsed tests, therefore: T
J
= T
C
= T
A
Electrical Specifications
PARAMETER
R
IN
C
IN
BW
BW
GBWP
PM
SR
t
R
, t
F
OS
t
S
dG
dP
e
N
i
N
Input Resistance
V
S
+ = +5V, V
S
- = -5V, R
L
= 500Ω, R
F
= 10kΩ, R
G
= 100Ω, T
A
= +25°C, unless otherwise specified.
CONDITIONS
Common mode
MIN
TYP
5
2
R
F
= 225Ω, A
V
= +10, R
L
= 1kΩ
R
F
= 225Ω, A
V
= +10, R
L
= 1kΩ
670
90
3000
R
L
= 1kΩ, C
L
= 6pF
R
L
= 100Ω, V
OUT
= ±2.5V
±0.1V
STEP
±0.1V
STEP
55
1000
2.0
10
6.6
R
F
= 1kΩ, R
LOAD
= 150Ω
R
F
= 1kΩ, R
LOAD
= 150Ω
f = 10kHz
f = 10kHz
0.01
0.01
0.9
3.5
MAX
UNIT
MΩ
pF
MHz
MHz
MHz
°
V/µs
ns
%
ns
%
°
nV/√Hz
pA/√Hz
DESCRIPTION
Input Capacitance
-3dB Bandwidth
±0.1dB Bandwidth
Gain Bandwidth Product
Phase Margin
Slew Rate
Rise Time, Fall Time
Overshoot
0.01% Settling Time
Differential Gain
Differential Phase
Input Noise Voltage
Input Noise Current
ENABLE (5962-0623601QPC Only)
t
EN
t
DIS
Enable Time
Disable Time
220
175
nS
nS
Pin Descriptions
PART
5962-0623601QPC
1, 5
2
3
4
6
7
8
5962-0623602QPC
1, 5, 8
2
3
4
6
7
PIN NAME
NC
IN-
IN+
VS-
OUT
VS+
CE
Not connected
Inverting input
Non-inverting input
Negative power supply
Amplifier output
Positive power supply
Enable and disable input
FUNCTION
2
FN6473.1
November 3, 2011
5962-0623601, 5962-0623602
Ceramic Dual-In-Line Metal Seal Packages (SBDIP)
c1
-A-
-D-
BASE
METAL
M
-B-
bbb S C A - B S
BASE
PLANE
SEATING
PLANE
S1
b2
b
A A
D
S2
-C-
Q
A
L
D S
b1
M
(b)
SECTION A-A
(c)
LEAD FINISH
D8.3
MIL-STD-1835 CDIP2-T8 (D-4, CONFIGURATION C)
8 LEAD CERAMIC DUAL-IN-LINE METAL SEAL PACKAGE
INCHES
SYMBOL
A
b
b1
b2
b3
c
c1
MIN
-
0.014
0.014
0.045
0.023
0.008
0.008
-
0.220
MAX
0.200
0.026
0.023
0.065
0.045
0.018
0.015
0.405
0.310
MILLIMETERS
MIN
-
0.36
0.36
1.14
0.58
0.20
0.20
-
5.59
MAX
5.08
0.66
0.58
1.65
1.14
0.46
0.38
10.29
7.87
NOTES
-
2
3
-
4
2
3
-
-
-
-
-
-
5
6
7
-
-
-
-
2
8
Rev. 0 4/94
E
e
A
e
e
A/2
c
D
E
e
eA
eA/2
0.100 BSC
0.300 BSC
0.150 BSC
0.125
0.015
0.005
0.005
90
o
-
-
-
-
8
0.200
0.060
-
-
105
o
0.015
0.030
0.010
0.0015
2.54 BSC
7.62 BSC
3.81 BSC
3.18
0.38
0.13
0.13
90
o
-
-
-
-
8
5.08
1.52
-
-
105
o
0.38
0.76
0.25
0.038
ccc M C A - B S D S
aaa
M C A - B S D S
NOTES:
1. Index area: A notch or a pin one identification mark shall be locat-
ed adjacent to pin one and shall be located within the shaded
area shown. The manufacturer’s identification shall not be used
as a pin one identification mark.
2. The maximum limits of lead dimensions b and c or M shall be
measured at the centroid of the finished lead surfaces, when
solder dip or tin plate lead finish is applied.
3. Dimensions b1 and c1 apply to lead base metal only. Dimension
M applies to lead plating and finish thickness.
4. Corner leads (1, N, N/2, and N/2+1) may be configured with a
partial lead paddle. For this configuration dimension b3 replaces
dimension b2.
5. Dimension Q shall be measured from the seating plane to the
base plane.
6. Measure dimension S1 at all four corners.
7. Measure dimension S2 from the top of the ceramic body to the
nearest metallization or lead.
8. N is the maximum number of terminal positions.
9. Braze fillets shall be concave.
10. Dimensioning and tolerancing per ANSI Y14.5M - 1982.
11. Controlling dimension: INCH.
L
Q
S1
S2
α
aaa
bbb
ccc
M
N
All Intersil U.S. products are manufactured, assembled and tested utilizing ISO9000 quality systems.
Intersil Corporation’s quality certifications can be viewed at www.intersil.com/design/quality
Intersil products are sold by description only. Intersil Corporation reserves the right to make changes in circuit design, software and/or specifications at any time without
notice. Accordingly, the reader is cautioned to verify that data sheets are current before placing orders. Information furnished by Intersil is believed to be accurate and
reliable. However, no responsibility is assumed by Intersil or its subsidiaries for its use; nor for any infringements of patents or other rights of third parties which may result
from its use. No license is granted by implication or otherwise under any patent or patent rights of Intersil or its subsidiaries.
For information regarding Intersil Corporation and its products, see www.intersil.com
集微网消息,本周六,美国法官驳回了一项针对谷歌的诉讼,原告称谷歌这家世界上最大的搜索引擎所使用的面部识别技术侵犯了他们的隐私。 美国芝加哥地方法院法官Edmond E. Chang表示原告缺乏“具体受到的伤害”。该诉讼最初由Rivera于2016年3月提起,指控Alphabet Inc.旗下的谷歌使用面部识别软件从照片中收集并存储了生物识别数据,违反了伊利诺伊州一项独特的法律,该法律禁止在未...[详细]