首页 > 器件类别 > 存储 > 存储

5962-9561325HYC

Standard SRAM, 512KX8, 45ns, CMOS, CDIP32, 0.600 INCH, CERAMIC, DIP-32

器件类别:存储    存储   

厂商名称:Micross

厂商官网:https://www.micross.com

下载文档
器件参数
参数名称
属性值
厂商名称
Micross
零件包装代码
DIP
包装说明
DIP, DIP32,.6
针数
32
Reach Compliance Code
compliant
ECCN代码
3A001.A.2.C
最长访问时间
45 ns
I/O 类型
COMMON
JESD-30 代码
R-CDIP-T32
JESD-609代码
e4
长度
41.525 mm
内存密度
4194304 bit
内存集成电路类型
STANDARD SRAM
内存宽度
8
功能数量
1
端子数量
32
字数
524288 words
字数代码
512000
工作模式
ASYNCHRONOUS
最高工作温度
125 °C
最低工作温度
-55 °C
组织
512KX8
输出特性
3-STATE
封装主体材料
CERAMIC, METAL-SEALED COFIRED
封装代码
DIP
封装等效代码
DIP32,.6
封装形状
RECTANGULAR
封装形式
IN-LINE
并行/串行
PARALLEL
电源
5 V
认证状态
Not Qualified
筛选级别
MIL-STD-883
座面最大高度
7.493 mm
最大待机电流
0.0026 A
最小待机电流
2 V
最大压摆率
0.2 mA
最大供电电压 (Vsup)
5.5 V
最小供电电压 (Vsup)
4.5 V
标称供电电压 (Vsup)
5 V
表面贴装
NO
技术
CMOS
温度等级
MILITARY
端子面层
GOLD
端子形式
THROUGH-HOLE
端子节距
2.54 mm
端子位置
DUAL
宽度
15.24 mm
Base Number Matches
1
文档预览
SRAM
AS5C4008
512K x 8 SRAM
SRAM MEMORY ARRAY
AVAILABLE AS MILITARY
SPECIFICATION
• SMD 5962-95600
• SMD 5962-95613
• MIL STD-883
PIN ASSIGNMENT
(Top View)
32-Pin DIP (CW), 32-Pin LCC (EC)
32-Pin SOJ (ECJ)
A18
A16
A14
A12
A7
A6
A5
A4
A3
A2
A1
A0
I/O0
I/O1
I/O2
Vss
1
2
3
4
5
6
7
8
9
10
11
12
13
14
15
16
32
31
30
29
28
27
26
25
24
23
22
21
20
19
18
17
Vcc
A15
A17
WE\
A13
A8
A9
A11
OE\
A10
CE\
I/O7
I/O6
I/O5
I/O4
I/O3
FEATURES
High Speed: 12, 15, 17, 20, 25, 35 and 45ns
High-performance, low power military grade device
Single +5V ±10% power supply
Easy memory expansion with CE\ and OE\ options
All inputs and outputs are TTL-compatible
Ease of upgradability from 1 Meg using the 32 pin
evolutionary version.
OPTIONS
Timing
12ns access
15ns access
17ns access
20ns access
25ns access
35ns access
45ns access
Operating Temperature Range
Military: -55
o
C to +125
o
C
Industrial: -40
o
C to +85
o
C
Packages
Ceramic Dip (600 mil)
Ceramic Flatpack
Ceramic LCC
Ceramic SOJ
• Options
2V data retention/ low power
MARKING
-12
-15
-17
-20
-25
-35
-45
XT
IT
CW
F
EC
ECJ
L
No. 112
No. 304
No. 209
No. 502
32-Pin Flat Pack (F)
A18
A16
A14
A12
A7
A6
A5
A4
A3
A2
A1
A0
I/O0
I/O1
I/O2
Vss
1
2
3
4
5
6
7
8
9
10
11
12
13
14
15
16
32
31
30
29
28
27
26
25
24
23
22
21
20
19
18
17
Vcc
A15
A17
WE\
A13
A8
A9
A11
OE\
A10
CE\
I/O7
I/O6
I/O5
I/O4
I/O3
NOTE:
Not all combinations of operating temperature, speed, data retention and
low power are necessarily available. Please contact factory for availability of specific
part number combinations.
GENERAL DESCRIPTION
The AS5C4008 is a 4 megabit monolithic CMOS SRAM, orga-
nized as a 512K x 8.
The evolutionary 32 pin device allows for easy upgrades from
the 1 meg SRAM.
For flexibility in high-speed memory applications, Micross of-
fers chip enable (CE\) and output enable (OE\) capabilities. These
enhancements can place the outputs in High-Z for additional flexibility
in system design.
Writing to these devices is accomplished when write enable
(WE\) and CE\ inputs are both LOW. Reading is accomplished when
WE\ remains HIGH and CE\ and OE\ go LOW. This allows systems
designers to meet low standby power requirements.
All devices operate from a single +5V power supply and all inputs
are fully TTL-Compatible.
AS5C4008
Rev. 6.4 01/10
For more products and information
please visit our web site at
www.micross.com
Micross Components reserves the right to change products or specifications without notice.
1
SRAM
AS5C4008
FUNCTIONAL BLOCK DIAGRAM
Vcc
GND
Row Decoder
Input Buffer
A0:A18
2,097,152 Bit
Memory Array
I/O Control
I/O7
I/O1
CE\
OE\
WE\
Column Decoder
Power
Down
TRUTH TABLE
AS5C4008
Rev. 6.4 01/10
Micross Components reserves the right to change products or specifications without notice.
2
SRAM
AS5C4008
*Stresses greater than those listed under “Absolute
Voltage on Vcc Supply Relative to Vss..............-.5V to +7.0V Maximum Ratings” may cause permanent damage to the
Storage Temperature ......................................-65°C to +150°C device. This is a stress rating only and functional opera-
Short Circuit Output Current (per I/O)….......................20mA tion of the device at these or any other conditions above
Voltage on any Pin Relative to Vss..................-.5V to Vcc+1 V those indicated in the operation section of this specifica-
Maximum Junction Temperature**..............................+150°C tion is not implied. Exposure to absolute maximum rating
conditions for extended periods may affect reliability.
** Junction temperature depends upon package type, cycle
time, loading, ambient temperature and airflow.
ABSOLUTE MAXIMUM RATINGS*
ELECTRICAL CHARACTERISTICS AND RECOMMENDED DC OPERATING CONDITIONS
(-55
o
C<T
A
<125
o
C or -40
o
C to +85
o
C; Vcc = 5V +10%)
PARAMETER
Input High (Logic 1) Voltage
Input Low (Logic 0) Voltage
Input Leakage Current
Output Leakage Current
Output High Voltage
Output Low Voltage
Supply Voltage
CONDITION
SYMBOL
V
IH
V
IL
IL
I
IL
O
V
OH
V
OL
Vcc
MIN
2.2
-0.5
-10
-10
2.4
---
4.5
MAX
-20
225
180
60
30
25
10
OV < V
IN
< Vcc
Output(s) disabled
OV < V
OUT
< Vcc
I
OH
= -4.0 mA
I
OL
= 8.0 mA
MAX
V
CC
+0.5
0.8
10
10
--
0.4
5.5
UNITS
V
V
μΑ
μΑ
V
V
V
NOTES
1
1, 2
1
1
1
PARAMETER
Power Supply Current:
Operating
CONDITIONS
CE\ < V
IL
; Vcc = MAX
f = MAX = 1/t
RC
Outputs Open
L Version Only
CE\ > V
IH
; Vcc = MAX
f = 0, Outputs Open
SYM
I
CCSP
I
CCLP
I
SBTSP
I
SBTLP
I
SBCSP
I
SBCLP
-12
225
180
60
30
25
10
-15
225
180
60
30
25
10
-17
225
180
60
30
25
10
-25
225
180
60
30
25
10
-35
225
180
60
30
25
10
-45
225
180
60
30
25
10
UNITS NOTES
mA
mA
mA
mA
mA
mA
3
Power Supply Current:
Standby
L Version Only
CE\ < V
CC
-0.2V; Vcc = MAX
V
IN
< Vss +0.2V or
V
IN
> Vcc -0.2V; f = 0
L Version Only
CAPACITANCE
PARAMETER
Input Capacitance
Output Capactiance
CONDITIONS
T
A
= 25 C, f = 1MHz
V
IN
= 0
o
SYMBOL
C
I
Co
MAX
12
14
UNITS
pF
pF
NOTES
4
4
AS5C4008
Rev. 6.4 01/10
Micross Components reserves the right to change products or specifications without notice.
3
SRAM
AS5C4008
ELECTRICAL CHARACTERISTICS AND RECOMMENDED AC OPERATING CONDITIONS
(-55
o
C<T
A
<125
o
C or -40
o
C to +85
o
C; Vcc = 5V +10%)
DESCRIPTION
READ CYCLE
Read Cycle Time
Address Access Time
Chip Enable Access Time
Output Hold From Address Change
Chip Enable to Output in Low-Z
Chip Disable to Output in High-Z
Output Enable Acess Time
Output Enable to Output in Low-Z
Output Disable to Output in High-Z
WRITE CYCLE
WRITE Cycle Time
Chip Enable to End of Write
Address Valid to End of Write
Address Setup Time
Address Hold From End of Write
WRITE Pulse Width
Data Setup Time
Data Hold Time
Write Disable to Output in Low-Z
Write Enable to Output in High-Z
SYM
t
RC
t
AA
t
ACE
t
OH
t
LZCE
t
HZCE
t
AOE
t
LZOE
t
HZOE
t
WC
t
CW
t
AW
t
AS
t
AH
t
WP
t
DS
t
DH
t
LZWE
t
HZWE
0
0
12
12
12
0
1
12
6.5
0
0
0
6.5
6.5
2
2
0
6.5
7
0
0
15
15
15
0
0
15
7
0
0
0
7
7
-12
MIN
12
12
12
2
2
0
7
8
0
0
17
16
16
0
1
16
9
0
0
0
8
8
MAX
MIN
15
15
15
2
2
0
8
8
0
0
20
17
17
0
1
17
10
0
0
0
8
8
-15
MAX
-17
-20
-25
-35
-45
UNITS NOTES
MIN MAX MIN MAX MIN MAX MIN MAX MIN MAX
17
17
17
2
2
0
8
10
0
0
25
20
20
0
1
20
12
0
0
0
10
10
20
20
20
2
2
0
10
12
0
0
35
30
30
0
1
30
20
0
0
0
25
15
25
25
25
2
2
0
15
15
0
0
45
35
35
0
1
35
25
0
0
0
30
20
35
35
35
2
2
0
20
25
45
45
45
ns
ns
ns
ns
ns
ns
ns
ns
ns
ns
ns
ns
ns
ns
ns
ns
ns
ns
ns
4, 6, 7
4, 6, 7
4, 6, 7
4, 6, 7
4, 6, 7
4, 6, 7
AS5C4008
Rev. 6.4 01/10
Micross Components reserves the right to change products or specifications without notice.
4
SRAM
AS5C4008
AC TEST CONDITIONS
Input pulse levels ................................................ Vss to 3.0V
Input rise and fall times ................................................... 3ns
Input timing reference levels ......................................... 1.5V
Output reference levels .................................................. 1.5V
Output load ............................................ See Figures 1 and 2
Fig. 1 Output Load Equivalent
Fig. 2 Output Load Equivalent
NOTES
1.
2.
3.
4.
5.
6.
All voltages referenced to V
SS
(GND).
-2V for pulse width < 20ns
I
CC
is dependent on output loading and cycle rates.
This parameter is guaranteed but not tested.
Test conditions as specified with the output loading
as shown in Fig. 1 unless otherwise noted.
t
LZCE,
t
LZWE,
t
LZOE,
t
HZCE,
t
HZOE and
t
HZWE
are specified with CL = 5pF as in Fig. 2. Transition is
measured ±200mV from steady state voltage.
At any given temperature and voltage condition,
t
HZCE is less than
t
LZCE, and
t
HZWE is less than
t
LZWE.
WE\ is HIGH for READ cycle.
9.
7.
Device is continuously selected. Chip enables and
output enables are held in their active state.
10. Address valid prior to, or coincident with, latest
occurring chip enable.
t
11. RC = Read Cycle Time.
12. Chip enable and write enable can initiate and
terminate a WRITE cycle.
13. Output enable (OE\) is inactive (HIGH).
14. Output enable (OE\) is active (LOW).
15. ASI does not warrant functionality nor reliability of any
product in which the junction temperature exceeds
150°C. Care should be taken to limit power to accept-
able
levels.
8.
DATA RETENTION ELECTRICAL CHARACTERISTICS (L Version Only)
DESCRIPTION
V
CC
for Retention Data
Data Retention Current
(L Version Only)
Chip Deselect to Data
Retention Time
Operation Recovery Time
CONDITIONS
CE\ > (Vcc -0.2V)
VIN > (Vcc -0.2V) or < 0.2V
V
CC
= 2V
SYMBOL
V
DR
I
CCDR
t
CDR
t
R
0
10
MIN
2
4.5
MAX
UNITS
V
mA
ns
ms
4
4, 11
NOTES
AS5C4008
Rev. 6.4 01/10
Micross Components reserves the right to change products or specifications without notice.
5
查看更多>
热门器件
热门资源推荐
器件捷径:
S0 S1 S2 S3 S4 S5 S6 S7 S8 S9 SA SB SC SD SE SF SG SH SI SJ SK SL SM SN SO SP SQ SR SS ST SU SV SW SX SY SZ T0 T1 T2 T3 T4 T5 T6 T7 T8 T9 TA TB TC TD TE TF TG TH TI TJ TK TL TM TN TO TP TQ TR TS TT TU TV TW TX TY TZ U0 U1 U2 U3 U4 U6 U7 U8 UA UB UC UD UE UF UG UH UI UJ UK UL UM UN UP UQ UR US UT UU UV UW UX UZ V0 V1 V2 V3 V4 V5 V6 V7 V8 V9 VA VB VC VD VE VF VG VH VI VJ VK VL VM VN VO VP VQ VR VS VT VU VV VW VX VY VZ W0 W1 W2 W3 W4 W5 W6 W7 W8 W9 WA WB WC WD WE WF WG WH WI WJ WK WL WM WN WO WP WR WS WT WU WV WW WY X0 X1 X2 X3 X4 X5 X7 X8 X9 XA XB XC XD XE XF XG XH XK XL XM XN XO XP XQ XR XS XT XU XV XW XX XY XZ Y0 Y1 Y2 Y4 Y5 Y6 Y9 YA YB YC YD YE YF YG YH YK YL YM YN YP YQ YR YS YT YX Z0 Z1 Z2 Z3 Z4 Z5 Z6 Z8 ZA ZB ZC ZD ZE ZF ZG ZH ZJ ZL ZM ZN ZP ZR ZS ZT ZU ZV ZW ZX ZY
需要登录后才可以下载。
登录取消