Standard Products
UT6325 RadTol Eclipse FPGA
Data Sheeet
November 2013
www.aeroflex.com/FPGA
FEATURES
0.25m, five-layer metal, ViaLink
TM
epitaxial CMOS
process for smallest die sizes
One-time programmable, ViaLink technology for
personalization
Typical performance characteristics -- 120 MHz 16-bit
counters, 120 MHz datapaths, 60+ MHz FIFOs
2.5V core supply voltage, 3.3V I/O supply voltage
Up to 320,000 system gates (non-volatile)
I/Os
- Interfaces with 3.3 volt
- PCI compliant with 3.3 volt
- Full JTAG 1149.1 compliant
- Registered I/O cells with individually controlled enables
Operational environment; total dose irradiation testing to
MIL-STD-883 Test Method 1019
- Total-dose: 300 krad(Si)
- SEL Immune: <120MeV-cm
2
/mg
- LET
TH
(0.25) MeV-cm
2
/mg:
>42 logic cell flip flops
>64 for embedded SRAM
- Saturated Cross Section (cm2) per bit
5.0E-7 logic cell flip flops
2.0E-7 embedded SRAM
Up to 24 dual-port RadTol SRAM modules, organized in
user-configurable 2,304 bit blocks
- 5ns access times, each port independently accessible
- Fast and efficient for FIFO, RAM, and initialized RAM
functions
100% routable with full logic cell utilization and 100% user
fixed I/O
Variable-grain logic cells provide high performance and
100% utilization
Typical logic utilization = 65-80% (design dependent)
Comprehensive design tools include high quality Verilog/
VHDL synthesis and simulation
QuickLogic IP available for microcontrollers, DRAM
controllers, USART and PCI
Packaged in a 208-pin CQFP, 288 CQFP, 484 CCGA, 484
CLGA, 208 PQFP, 280 PBGA, and 484 PBGA
Standard Microcircuit Drawing 5962-04229
- QML Q & V
INTRODUCTION
The UT6325 RadTol Eclipse Field Programmable Gate Array
Family (FPGA) offers up to 320,000 system gates including
Dual-Port RadTol SRAM modules. It is fabricated on 0.25m
five-layer metal ViaLink CMOS process and contains 1,536
logic cells and 24 dual-port SRAM modules (see Figure 1 Block
Diagram). Each SRAM module has 2,304 RAM bits, for a
maximum total of 55,300 bits. Please reference product family
features chart on page 2.
SRAM modules are Dual Port (one asynchronous/synchronous
read port, one write port) and can be configured into one of four
modes (see Figure 2). Designers can cascade multiple RAM
modules to increase the depth or width allowed in single
modules by connecting corresponding address lines together and
dividing the words between modules (see Figure 3). This
approach allows a variety of address depths and word widths to
be tailored to a specific application.
The UT6325 RadTol Eclipse FPGA is available in a 208-pin
Cerquad Flatpack, allowing access to 99 bidirectional signal I/
O, 1 dedicated clock, 8 programmable clocks and 16 high drive
inputs. Other package options include a 288 CQFP, 484 CCGA
and a 484 CLGA.
Aeroflex uses QuickLogic Corporation’s licensed ESP
(Embedded Standard Products) technology. QuickLogic is a
pioneer in the FPGA semiconductor and software tools field.
1
UT6325 Product Features
Features
Device
System
Gates
320,640
Logic
Cells
1,536
Maximum
Logic
Flip Flops Cell Flip
Flops
4,002
3072
RAM
Modules
24
RAM
Bits
55,300
I/O Standards
Clocks
High
Drive
Inputs
16
UT6325
LVTTL,
LVCMOS3, PCI
9
Operational Environment
Device
UT6325
Total Dose
3E5
LET
TH
(0.25) MeV-cm
2
/mg
>42 logic cell flip flops
>64 embedded SRAM
Saturated Cross Section
5.0E-7 logic cell flip flops
2.0E-7 embedded SRAM
Latch-up
Immune
>120
Bidirectional I/O per Package
Device
UT6325
208 PQFP
99
208 CQFP
99
280PBGA
163
288 CQFP
163
484 PBGA
310
484 CLGA
316
484 CCGA
316
2
Embedded RAM Blocks
IP
Maximum
of
24
RadTol
SRAM
Blocks
Fabric
Maximum
of
1,536
High
Speed
Variable
Grain
Logic
Cells
Embedded RAM Blocks
Bidirectional I//O and
High-Drive Inputs
Figure 1. UT6325 Eclipse FPGA Block Diagram
3
PRODUCT DESCRIPTION
I/O Pins
(9:0)
(17:0)
WA
WD
WE
WCLK
(1:0)
MODE
RE
RCLK
RA
RD
ASYNCRD
(9:0)
(17:0)
• Up to 316 bi-directional input/output pins, PCI-compliant for
3.3V buses (see Table 4)
• Each bidirectional I/O contains RadTol flip-flops for input,
output, and output enable lines
Distributed Networks
• One, dedicated clock network, hardwired to each logic cell
flip-flop clock pin to minimize skew
• Three programmable, global clock networks accessible from
clock input only pins
Figure 2. UT6325 Eclipse FPGA RAM Module
Software support for the product is available from both
Aeroflex and QuickLogic. The Windows PC-based Quick-
Works
TM
package provides the most complete software solu-
tion from design entry to logic synthesis, place and route,
simulation, static timing, and power analysis. Device libraries
are available to provide support for designers who use Mentor,
Synplicity, Synopsys or other third party tools for design entry,
synthesis and simulation. Please visit QuickLogic’s website at
www.quicklogic.com for more information.
The variable grain logic cell features up to 17 simultaneous in-
puts and 6 outputs within a cell that can be fragmented into 6
independent sections. Each cell has a fan-in of 30 including
register and control lines (see Figure 5).
• Five programmable quadrant clock networks, accessible from
clock pins or internal logic
• 20 pre-defined Quad-clock networds, five per quadrant. Ac-
cessed by the five programmable quadrant clock networks
• Sixteen high drive inputs. Two inputs located in each of the
eight I/O banks. Used as clock or enable signals for the I/O
RadTol flip-flops, or as high drive inputs for internal logic
Typical Performance
• Input + logic cell + output total delays under 12ns
• Data path speeds over 120 MHz
• Counter speeds over 120 MHz
WDATA
RAM
Module
(2,304 bits)
RDATA
• FIFO speeds over 60+ MHz
WADDR
RADDR
RAM
Module
(2,304 bits)
WDATA
RDATA
Figure 3. UT6325 Eclipse FPGA Module Bits
4
+
-
INPUT
REGISTER
Q
E
D
R
PAD
Q
OUTPUT
REGISTER
D
R
E
OUTPUT
ENABLE
REGISTER
D
Q
R
Figure 4. RadTol Eclipse FPGA I/O Cell
5