首页 > 器件类别 > 半导体 > 模拟混合信号IC

5P49V5907B511NDGI

Clock Generators & Support Products 5P49V5907B511 VERSACLOCK 5

器件类别:半导体    模拟混合信号IC   

厂商名称:IDT (Integrated Device Technology)

器件标准:

下载文档
5P49V5907B511NDGI 在线购买

供应商:

器件:5P49V5907B511NDGI

价格:-

最低购买:-

库存:点击查看

点击购买

器件参数
参数名称
属性值
Product Attribute
Attribute Value
制造商
Manufacturer
IDT (Integrated Device Technology)
产品种类
Product Category
Clock Generators & Support Products
RoHS
Details
类型
Type
Programmable Clock Generators
Maximum Input Frequency
200 MHz
Max Output Freq
350 MHz
Number of Outputs
8 Output
占空比 - 最大
Duty Cycle - Max
70 %
工作电源电压
Operating Supply Voltage
1.8 V
工作电源电流
Operating Supply Current
43 mA
最小工作温度
Minimum Operating Temperature
- 40 C
最大工作温度
Maximum Operating Temperature
+ 85 C
安装风格
Mounting Style
SMD/SMT
封装 / 箱体
Package / Case
VFQFPN-40
系列
Packaging
Tray
输出类型
Output Type
HCSL, LP-HCSL, LVCMOS, LVDS, LVPECL
产品
Product
Clock Generators
Jitter
74 ps
工厂包装数量
Factory Pack Quantity
490
电源电压-最大
Supply Voltage - Max
1.89 V
电源电压-最小
Supply Voltage - Min
1.71 V
文档预览
Programmable Clock Generator
5P49V5907
DATASHEET
Description
The 5P49V5907 is a programmable clock generator intended
for high performance consumer, networking, industrial,
computing, and data-communications applications.
Configurations may be stored in on-chip One-Time
Programmable (OTP) memory or changed using I
2
C
interface. This is IDTs fifth generation of programmable clock
technology (VersaClock
®
5).
The frequencies are generated from a single reference clock
or crystal. Two select pins allow up to 4 different
configurations to be programmed and accessible using
processor GPIOs or bootstrapping. The different selections
may be used for different operating modes (full function,
partial function, partial power-down), regional standards (US,
Japan, Europe) or system production margin testing.
The device may be configured to use one of two I C
addresses to allow multiple devices to be used in a system.
2
Features
Generates up to four independent output frequencies with a
total of 7 differential outputs and one reference output
Supports multiple differential output I/O standards:
– Three universal outputs pairs with each configurable
as one differential output pair (LVDS, LVPECL or
regular HCSL) or two LVCMOS outputs. Frequency of
each output pair can be individually programmed
– Four copies of Low Power HCSL(LP-HCSL) outputs.
Programmable frequency:
– See Output Features and Descriptions for details
One reference LVCMOS output clock
High performance, low phase noise PLL, <0.7 ps RMS
typical phase jitter on outputs:
– PCIe Gen1, 2, 3 compliant clock capability
– USB 3.0 compliant clock capability
– 1 GbE and 10 GbE
Pin Assignment
OUT0_SEL_I2CB
Four fractional output dividers (FODs)
Independent Spread Spectrum capability from each
OUT1
OUT1B
NC
OEB
6,7
V
DDO
0
V
DDO
1
V
DDO
2
OUT2
OUT2B
V
DD
V
DD
V
DD_CORE
OUT3
OUT3B
NC
NC
NC
XOUT
XIN/REF
V
DDA
V
DDO
OUT7
OUT7B
OUT6
OUT6B
SD/OE
1
2
3
4
5
6
7
8
9
40 39 38 37 36 35 34 33 32 31
30
29
28
27
fractional output divider (FOD)
Four banks of internal non-volatile in-system
programmable or factory programmable OTP memory
I
2
C serial programming interface
Input frequency ranges:
– LVCMOS Reference Clock Input (XIN/REF) – 1MHz
to 200MHz
– Crystal frequency range: 8MHz to 40MHz
OE_buffer
V
DDO
V
DD
Output frequency ranges:
– LVCMOS Clock Outputs – 1MHz to 200MHz
– LP-HCSL Clock Outputs – 1MHz to 200MHz
– Other Differential Clock Outputs – 1MHz to 350MHz
EPAD
26
25
24
23
22
21
17 18 19 20
10
11 12 13 14 15 16
SEL0/SCL
SEL1/SD
OUT5B
OUT4B
V
DDO
OEB
3,5
OUT5
V
DDO
4
OUT4
V
DD
Programmable loop bandwidth
Programmable crystal load capacitance
Power-down mode
Mixed voltage operation:
– 1.8V core
– 1.8V VDDO for 4 LP-HCSL outputs
– 1.8V to 3.3V VDDO for other outputs
(3 programmable differential outputs and 1 reference
output)
– See Pin Descriptions for details
40-pin VFQFPN
Packaged in 40-pin 5mm x 5mm VFQFPN (NDG40)
-40° to +85°C industrial temperature operation
5P49V5907 MARCH 3, 2017
1
©2017 Integrated Device Technology, Inc.
5P49V5907 DATASHEET
Functional Block Diagram
XIN/REF
XOUT
V
DDO
1
SD/OE
SEL1/SDA
SEL0/SCL
OTP
and
Control Logic
V
DDO
0
OUT0_SEL_I2CB
OUT1
FOD1
OUT1B
V
DDO
2
OUT2
FOD2
OUT2B
PLL
OEB
3,5
OUT3, 5
OEB
6,7
OUT6, 7
V
DDA
V
DD_CORE
V
DDO
OE_buffer
V
DD
FOD3
V
DDO
4
OUT4
FOD4
OUT4B
Applications
Ethernet switch/router
PCI Express 1.0/2.0/3.0
Broadcast video/audio timing
Multi-function printer
Processor and FPGA clocking
Any-frequency clock conversion
MSAN/DSLAM/PON
Fiber Channel, SAN
Telecom line cards
1 GbE and 10 GbE
PROGRAMMABLE CLOCK GENERATOR
2
MARCH 3, 2017
5P49V5907 DATASHEET
Table 1:Pin Descriptions
Number
1
2
3
NC
XOUT
XIN/REF
Name
Input
Input
Input
Type
Description
Do not connect
Crystal Oscillator interface output.
Crystal Oscillator interface input, or single-ended LVCMOS clock input. Ensure
that the input voltage is 1.2V max. Refer to the section “Overdriving the
XIN/REFInterface”.
Analog functions power supply pin. Connect to 1.8V.
Connect to 1.8V. Power pin for outputs 3, 5-7
Output Clock 7. Low-Power HCSL (LP-HCSL) output.
Complementary Output Clock 7. Low-Power HCSL (LP-HCSL) output..
Output Clock 6. Low-Power HCSL (LP-HCSL) output.
Complementary Output Clock 6. Low-Power HCSL (LP-HCSL) output..
Internal Pull- Enables/disables the outputs (OE) or powers down the chip (SD). The SH bit
down
controls the configuration of the SD/OE pin. The SH bit needs to be high for
SD/OE pin to be configured as SD. The SP bit (0x02) controls the polarity of
the signal to be either active HIGH or LOW only when pin is configured as OE
(Default is active LOW.) Weak internal pull down resistor. When configured as
SD, device is shut down, differential outputs are driven high/low, and the
single-ended LVCMOS outputs are driven low. When configured as OE, and
outputs are disabled, the outputs can be selected to be tri-stated or driven
high/low, depending on the programming bits as shown in the SD/OE Pin
Function Truth table.
Internal Pull- Configuration select pin, or I2C SDA input as selected by OUT0_SEL_I2CB.
down
Weak internal pull down resistor.
Internal Pull- Configuration select pin, or I2C SCL input as selected by OUT0_SEL_I2CB.
down
Weak internal pull down resistor.
Connect to 1.8V
Connect to 1.8V. Power pin for outputs 3, 5-7.
Output Clock 5. Low-Power HCSL (LP-HCSL) output.
Complementary Output Clock 5. Low-Power HCSL (LP-HCSL) output.
Internal Pull- Active low Output Enable pin for Outputs 3 and 5.
down
1=disable outputs, 0=enable outputs. This pin has internal pull-down.
Connect to 1.8V to 3.3V. VDD supply for OUT4.
Output Clock 4. Please refer to the Output Drivers section for more details.
Complementary Output Clock 4. Please refer to the Output Drivers section for
more details.
Do not connect
Do not connect
Complementary Output Clock 3. Low-Power HCSL (LP-HCSL) output.
Output Clock 3. HCSL Low-Power HCSL (LP-HCSL) output..
Connect to 1.8V
Connect to 1.8V
Connect to 1.8V
Complementary Output Clock 2. Please refer to the Output Drivers section for
more details.
Output Clock 2. Please refer to the Output Drivers section for more details.
Connect to 1.8V to 3.3V. VDD supply for OUT2.
Complementary Output Clock 1. Please refer to the Output Drivers section for
more details.
Output Clock 1. Please refer to the Output Drivers section for more details.
Connect to 1.8V to 3.3V. VDD supply for OUT1.
Internal Pull- Active low Output Enable pin for Outputs 6 and 7.
down
1=disable outputs, 0=enable outputs. This pin has internal pull-down.
Do not connect
4
5
6
7
8
9
10
VDDA
VDDO
OUT7
OUT7B
OUT6
OUT6B
SD/OE
Power
Power
Output
Output
Output
Output
Input
11
12
13
14
15
16
17
18
19
20
21
22
23
24
25
26
27
28
29
30
31
32
33
34
35
SEL1/SDA
SEL0/SCL
VDD
VDDO
OUT5
OUT5B
OEB
3,5
VDDO4
OUT4
OUT4B
NC
NC
OUT3B
OUT3
VDD_Core
VDD
VDD
OUT2B
OUT2
VDDO2
OUT1B
OUT1
VDDO1
OEB
6,7
NC
Input
Input
Power
Power
Output
Output
Input
Power
Output
Output
Output
Output
Power
Power
Power
Output
Output
Power
Output
Output
Power
Input
MARCH 3, 2017
3
PROGRAMMABLE CLOCK GENERATOR
5P49V5907 DATASHEET
Pin Descriptions (cont.)
Number
36
37
38
39
40
VDD
OE_buffer
VDDO0
Power
Name
VDDO
Power
Power
Type
Description
Connect to 1.8V. Power pin for outputs 3, 5-7
Connect to 1.8V.
Internal Pull- Active High Output enable for outputs 3, 5-7. 0=disable outputs.
up
1=enable outputs. This pin has internal pull-up.
Power supply pin for OUT0_SEL_I2CB. Connect to 1.8 to 3.3V. Sets output
voltage levels for OUT0.
Internal Pull- Latched input/LVCMOS Output. At power up, the voltage at the pin
down
OUT0_SEL_I2CB is latched by the part and used to select the state of pins 11
and 12. If a weak pull up (10Kohms) is placed on OUT0_SEL_I2CB, pins 11 and
12 will be configured as hardware select pins, SEL1 and SEL0. If a weak pull
down (10Kohms) is placed on OUT0_SEL_I2CB or it is left floating, pins 11 and
12 will act as the SDA and SCL pins of an I2C interface. After power up, the pin
acts as a LVCMOS reference output.
Connect to ground pad
OUT0_SEL_I2CB Output
ePAD
GND
GND
PLL Features and Descriptions
Spread Spectrum
To help reduce electromagnetic interference (EMI), the
5P49V5907 supports spread spectrum modulation. The
output clock frequencies can be modulated to spread energy
across a broader range of frequencies, lowering system EMI.
The 5P49V5907 implements spread spectrum using the
Fractional-N output divide, to achieve controllable modulation
rate and spreading magnitude. The Spread spectrum can be
applied to any output divider and any spread amount from
±0.25% to ±2.5% center spread and -0.5% to -5% down
spread.
Table 3: Configuration Table
This table shows the SEL1, SEL0 settings to select the
configuration stored in OTP. Four configurations can be stored
in OTP. These can be factory programmed or user
programmed.
OUT0_SEL_I2CB SEL1 SEL0
I
2
C
REG0:7 Config
@ POR
Access
1
1
1
1
0
0
0
0
1
1
X
X
0
1
0
1
X
X
No
No
No
No
Yes
Yes
0
0
0
0
1
0
0
1
2
3
I2C
defaults
0
Table 2: Loop Filter
PLL loop bandwidth range depends on the input reference
frequency (Fref) and can be set between the loop bandwidth
range as shown in the table below.
Input Reference
Frequency–Fref
(MHz)
5
350
Loop
Bandwidth Min
(kHz)
40
300
Loop
Bandwidth Max
(kHz)
126
1000
At power up time, the SEL0 and SEL1 pins must be tied to
either the VDDA power supply so that they ramp with that
supply or are tied low (this is the same as floating the pins).
This will cause the register configuration to be loaded that is
selected according to Table 3 above. Providing that
OUT0_SEL_I2CB was 1 at POR and OTP register 0:7=0, after
the first 10mS of operation the levels of the SELx pins can be
changed, either to low or to the same level as VDDA. The
SELx pins must be driven with a digital signal of < 300ns
Rise/Fall time and only a single pin can be changed at a time.
After a pin level change, the device must not be interrupted for
at least 1ms so that the new values have time to load and take
effect.
If OUT0_SEL_I2CB was 0 at POR, alternate configurations
can only be loaded via the I2C interface.
PROGRAMMABLE CLOCK GENERATOR
4
MARCH 3, 2017
5P49V5907 DATASHEET
Crystal Input (XIN/REF)
The crystal used should be a fundamental mode quartz
crystal; overtone crystals should not be used.
A crystal manufacturer will calibrate its crystals to the nominal
frequency with a certain load capacitance value. When the
oscillator load capacitance matches the crystal load
capacitance, the oscillation frequency will be accurate. When
the oscillator load capacitance is lower than the crystal load
capacitance, the oscillation frequency will be higher than
nominal and vice versa so for an accurate oscillation
frequency you need to make sure to match the oscillator load
capacitance with the crystal load capacitance.
To set the oscillator load capacitance there are two tuning
capacitors in the IC, one at XIN and one at XOUT. They can
be adjusted independently but commonly the same value is
used for both capacitors. The value of each capacitor is
composed of a fixed capacitance amount plus a variable
capacitance amount set with the XTAL[5:0] register.
Adjustment of the crystal tuning capacitors allows for
maximum flexibility to accommodate crystals from various
manufacturers. The range of tuning capacitor values available
are in accordance with the following table.
You can write the following equations for the total capacitance
at each crystal pin:
C
XIN
= Ci
1
+ Cs
1
+ Ce
1
C
XOUT
= Ci
2
+ Cs
2
+ Ce
2
Ci
1
and Ci
2
are the internal, tunable capacitors. Cs
1
and Cs
2
are stray capacitances at each crystal pin and typical values
are between 1pF and 3pF.
Ce
1
and Ce
2
are additional external capacitors that can be
added to increase the crystal load capacitance beyond the
tuning range of the internal capacitors. However, increasing
the load capacitance reduces the oscillator gain so please
consult the factory when adding Ce
1
and/or Ce
2
to avoid
crystal startup issues. Ce
1
and Ce
2
can also be used to adjust
for unpredictable stray capacitance in the PCB.
The final load capacitance of the crystal:
CL = C
XIN
× C
XOUT
/ (C
XIN
+ C
XOUT
)
For most cases it is recommended to set the value for
capacitors the same at each crystal pin:
C
XIN
= C
XOUT
= Cx
CL = Cx / 2
The complete formula when the capacitance at both crystal
pins is the same:
CL = (9pF + 0.5pF × XTAL[5:0] + Cs + Ce) / 2
Example 1:
The crystal load capacitance is specified as 8pF
and the stray capacitance at each crystal pin is Cs=1.5pF.
Assuming equal capacitance value at XIN and XOUT, the
equation is as follows:
8pF = (9pF + 0.5pF × XTAL[5:0] + 1.5pF) / 2
0.5pF × XTAL[5:0] = 5.5pF
XTAL[5:0] = 11 (decimal)
Example 2:
The crystal load capacitance is specified as 12pF
and the stray capacitance Cs is unknown. Footprints for
external capacitors Ce are added and a worst case Cs of 5pF
is used. For now we use Cs + Ce = 5pF and the right value for
Ce can be determined later to make 5pF together with Cs.
12pF = (9pF + 0.5pF × XTAL[5:0] + 5pF) / 2
XTAL[5:0] = 20 (decimal)
XTAL[5:0] Tuning Capacitor Characteristics
Parameter
XTAL
Bits
6
Step (pF)
0.5
Min (pF)
9
Max (pF)
25
The capacitance at each crystal pin inside the chip starts at
9pF with setting 000000b and can be increased up to 25pF
with setting 111111b. The step per bit is 0.5pF.
You can write the following equation for this capacitance:
Ci = 9pF + 0.5pF × XTAL[5:0]
The PCB where the IC and the crystal will be assembled adds
some stray capacitance to each crystal pin and more
capacitance can be added to each crystal pin with additional
external capacitors.
 
MARCH 3, 2017
5
PROGRAMMABLE CLOCK GENERATOR
查看更多>
热门器件
热门资源推荐
器件捷径:
A0 A1 A2 A3 A4 A5 A6 A7 A8 A9 AA AB AC AD AE AF AG AH AI AJ AK AL AM AN AO AP AQ AR AS AT AU AV AW AX AY AZ B0 B1 B2 B3 B4 B5 B6 B7 B8 B9 BA BB BC BD BE BF BG BH BI BJ BK BL BM BN BO BP BQ BR BS BT BU BV BW BX BY BZ C0 C1 C2 C3 C4 C5 C6 C7 C8 C9 CA CB CC CD CE CF CG CH CI CJ CK CL CM CN CO CP CQ CR CS CT CU CV CW CX CY CZ D0 D1 D2 D3 D4 D5 D6 D7 D8 D9 DA DB DC DD DE DF DG DH DI DJ DK DL DM DN DO DP DQ DR DS DT DU DV DW DX DZ
需要登录后才可以下载。
登录取消