首页 > 器件类别 > 逻辑 > 逻辑

74ACT574SCX

Flip Flops Oct D-Type Flip-Flop

器件类别:逻辑    逻辑   

厂商名称:Fairchild

厂商官网:http://www.fairchildsemi.com/

器件标准:

下载文档
74ACT574SCX 在线购买

供应商:

器件:74ACT574SCX

价格:-

最低购买:-

库存:点击查看

点击购买

器件参数
参数名称
属性值
是否Rohs认证
符合
厂商名称
Fairchild
零件包装代码
SOIC
包装说明
SOP, SOP20,.4
针数
20
Reach Compliance Code
unknown
ECCN代码
EAR99
其他特性
BROADSIDE VERSION OF 374
系列
ACT
JESD-30 代码
R-PDSO-G20
JESD-609代码
e3
长度
12.8 mm
负载电容(CL)
50 pF
逻辑集成电路类型
BUS DRIVER
最大频率@ Nom-Sup
85000000 Hz
最大I(ol)
0.024 A
湿度敏感等级
1
位数
8
功能数量
1
端口数量
2
端子数量
20
最高工作温度
85 °C
最低工作温度
-40 °C
输出特性
3-STATE
输出极性
TRUE
封装主体材料
PLASTIC/EPOXY
封装代码
SOP
封装等效代码
SOP20,.4
封装形状
RECTANGULAR
封装形式
SMALL OUTLINE
包装方法
TAPE AND REEL
峰值回流温度(摄氏度)
260
电源
5 V
传播延迟(tpd)
12 ns
认证状态
Not Qualified
座面最大高度
2.642 mm
最大供电电压 (Vsup)
5.5 V
最小供电电压 (Vsup)
4.5 V
标称供电电压 (Vsup)
5 V
表面贴装
YES
技术
CMOS
温度等级
INDUSTRIAL
端子面层
Matte Tin (Sn)
端子形式
GULL WING
端子节距
1.27 mm
端子位置
DUAL
处于峰值回流温度下的最长时间
NOT SPECIFIED
触发器类型
POSITIVE EDGE
宽度
7.5 mm
Base Number Matches
1
文档预览
74AC574 • 74ACT574 Octal D-Type Flip-Flop with 3-STATE Outputs
September 1988
Revised March 2005
74AC574 • 74ACT574
Octal D-Type Flip-Flop with 3-STATE Outputs
General Description
The AC/ACT574 is a high-speed, low power octal flip-flop
with a buffered common Clock (CP) and a buffered com-
mon Output Enable (OE). The information presented to the
D-type inputs is stored in the flip-flops on the LOW-to-HIGH
Clock (CP) transition.
The AC/ACT574 is functionally identical to the AC/ACT374
except for the pinouts.
Features
s
I
CC
and I
OZ
reduced by 50%
s
Inputs and outputs on opposite sides of package
allowing easy interface with microprocessors
s
Useful as input or output port for microprocessors
s
Functionally identical to AC/ACT374
s
3-STATE outputs for bus-oriented applications
s
Outputs source/sink 24 mA
s
ACT574 has TTL-compatible inputs
Ordering Code:
Order Number
74AC574SC
74AC574SJ
74AC574MTC
74AC574PC
74ACT574SC
74ACT574SJ
74ACT574MTC
74ACT574PC
Package Number
M20B
M20D
MTC20
N20A
M20B
M20D
MTC20
N20A
Package Description
20-Lead Small Outline Integrated Circuit (SOIC), JEDEC MS-013, 0.300" Wide
Pb-Free 20-Lead Small Outline Package (SOP), EIAJ TYPE II, 5.3mm Wide
20-Lead Thin Shrink Small Outline Package (TSSOP), JEDEC MO-153, 4.4mm Wide
20-Lead Plastic Dual-In-Line Package (PDIP), JEDEC MS-001, 0.300" Wide
20-Lead Small Outline Integrated Circuit (SOIC), JEDEC MS-013, 0.300" Wide
Pb-Free 20-Lead Small Outline Package (SOP), EIAJ TYPE II, 5.3mm Wide
20-Lead Thin Shrink Small Outline Package (TSSOP), JEDEC MO-153, 4.4mm Wide
20-Lead Plastic Dual-In-Line Package (PDIP), JEDEC MS-001, 0.300" Wide
Device also available in Tape and Reel. Specify by appending suffix letter “X” to the ordering code.
Pb-Free package per JEDEC J-STD-020B.
FACT
¥
is a trademark of Fairchild Semiconductor Corporation.
© 2005 Fairchild Semiconductor Corporation
DS009910
www.fairchildsemi.com
74AC574 • 74ACT574
Logic Symbols
Pin Descriptions
Pin Names
D
0
–D
7
CP
OE
O
0
–O
7
Data Inputs
Clock Pulse Input
3-STATE Output Enable Input
3-STATE Outputs
Description
IEEE/IEC
Function Table
Inputs
OE
H
H
H
H
L
L
L
CP D
H
L
H
L
H
L
H
L
H
Internal
Q
NC
NC
L
H
L
H
NC
NC
Outputs
O
N
Z
Z
Z
Z
L
H
NC
NC
Hold
Hold
Load
Load
Data Available
Data Available
No Change in Data
No Change in Data
Function




H
H
H
Connection Diagram
L
H HIGH Voltage Level
L LOW Voltage Level
X Immaterial
Z High Impedance
LOW-to-HIGH Transition
NC No Change

Functional Description
The AC/ACT574 consists of eight edge-triggered flip-flops
with individual D-type inputs and 3-STATE true outputs.
The buffered clock and buffered Output Enable are com-
mon to all flip-flops. The eight flip-flops will store the state
of their individual D-type inputs that meet the setup and
hold time requirements on the LOW-to-HIGH Clock (CP)
transition. With the Output Enable (OE) LOW, the contents
of the eight flip-flops are available at the outputs. When OE
is HIGH, the outputs go to the high impedance state. Oper-
ation of the OE input does not affect the state of the flip-
flops.
Logic Diagram
Please note that this diagram is provided only for the understanding of logic operations and should not be used to estimate propagation delays.
www.fairchildsemi.com
2
74AC574 • 74ACT574
Absolute Maximum Ratings
(Note 1)
Supply Voltage (V
CC
)
DC Input Diode Current (I
IK
)
V
I
V
I

0.5V to

7.0V

20 mA

20 mA

0.5V to V
CC

0.5V

20 mA

20 mA

0.5V to V
CC

0.5V
r
50 mA
r
50 mA

65
q
C to

150
q
C
140
q
C
Recommended Operating
Conditions
Supply Voltage (V
CC
)
AC
ACT
Input Voltage (V
I
)
Output Voltage (V
O
)
Operating Temperature (T
A
)
Minimum Input Edge Rate (
'
V/
'
t)
AC Devices
V
IN
from 30% to 70% of V
CC
V
CC
@ 3.3V, 4.5V, 5.5V
Minimum Input Edge Rate (
'
V/
'
t)
ACT Devices
V
IN
from 0.8V to 2.0V
V
CC
@ 4.5V, 5.5V
125 mV/ns
Note 1:
Absolute maximum ratings are those values beyond which damage
to the device may occur. The databook specifications should be met, with-
out exception, to ensure that the system design is reliable over its power
supply, temperature, and output/input loading variables. Fairchild does not
recommend operation of FACT
¥
circuits outside databook specifications.

0.5V
V
CC

0.5V
2.0V to 6.0V
4.5V to 5.5V
0V to V
CC
0V to V
CC
DC Input Voltage (V
I
)
DC Output Diode Current (I
OK
)
V
O
V
O

0.5V
V
CC

0.5V

40
q
C to

85
q
C
DC Output Voltage (V
O
)
DC Output Source
or Sink Current (I
O
)
DC V
CC
or Ground Current
Per Output Pin (I
CC
or I
GND
)
Storage Temperature (T
STG
)
Junction Temperature (T
J
)
PDIP
125 mV/ns
DC Electrical Characteristics for AC
Symbol
V
IH
Parameter
Minimum HIGH Level
Input Voltage
V
IL
Maximum LOW Level
Input Voltage
V
OH
Minimum HIGH Level
Output Voltage
V
CC
(V)
3.0
4.5
5.5
3.0
4.5
5.5
3.0
4.5
5.5
3.0
4.5
5.5
V
OL
Maximum LOW Level
Output Voltage
3.0
4.5
5.5
3.0
4.5
5.5
I
IN
(Note 4)
I
OZ
Maximum Input Leakage Current
Maximum
3-STATE
Leakage Current
I
OLD
I
OHD
I
CC
(Note 4)
Minimum Dynamic
Output Current (Note 3)
Maximum Quiescent Supply Current
5.5
5.5
5.5
4.0
75
mA
mA
5.5
5.5
0.002
0.001
0.001
T
A
Typ
1.5
2.25
2.75
1.5
2.25
2.75
2.99
4.49
5.49
2.1
3.15
3.85
0.9
1.35
1.65
2.9
4.4
5.4
2.56
3.86
4.86
0.1
0.1
0.1
0.36
0.36
0.36
25
q
C
T
A

40
q
C to

85
q
C
2.1
3.15
3.85
0.9
1.35
1.65
2.9
4.4
5.4
2.46
3.76
4.76
0.1
0.1
0.1
Guaranteed Limits
Units
V
OUT
V
Conditions
0.1V
or V
CC

0.1V
V
OUT
0.1V
V
or V
CC

0.1V
V
I
OUT
V
IN

50
P
A
V
IL
or V
IH
V
I
OH
I
OH
I
OH

12 mA

24 mA I
OH

24 mA (Note 2)
50
P
A
V
IL
or V
IH
12 mA
24 mA
24 mA (Note 2)
V
CC
, GND
V
IL
, V
IH
V
CC
, V
GND
V
CC
, GND
1.65V
3.85V
V
CC
or GND
V
I
OUT
V
IN
0.44
0.44
0.44
V
I
OL
I
OL
I
OL
V
I
V
I
V
O
V
OLD
V
OHD
V
IN
r
0.1
r
0.25
r
1.0
r
2.5
P
A
P
A
V
I
(OE)

75
40.0
P
A
Note 2:
All outputs loaded; thresholds on input associated with output under test.
Note 3:
Maximum test duration 2.0 ms, one output loaded at a time.
Note 4:
I
IN
and I
CC
@ 3.0V are guaranteed to be less than or equal to the respective limit @ 5.5V V
CC
.
3
www.fairchildsemi.com
74AC574 • 74ACT574
DC Electrical Characteristics for ACT
Symbol
V
IH
V
IL
V
OH
Parameter
Minimum HIGH Level
Input Voltage
Maximum LOW Level
Input Voltage
Minimum HIGH Level
V
CC
(V)
4.5
5.5
4.5
5.5
4.5
5.5
4.5
5.5
V
OL
Maximum LOW Level
Output Voltage
4.5
5.5
4.5
5.5
I
IN
I
OZ
I
CCT
I
]OLD
I
OHD
I
CC
Maximum Input
Leakage Current
Maximum 3-STATE
Leakage Current
Maximum I
CC
/Input
Minimum Dynamic
Output Current (Note 6)
Maximum Quiescent
Supply Current
5.5
5.5
5.5
5.5
5.5
5.5
4.0
0.6
0.001
0.001
T
A
Typ
1.5
1.5
1.5
1.5
4.49
5.49
2.0
2.0
0.8
0.8
4.4
5.4
3.86
4.86
0.1
0.1
0.36
0.36
25
q
C
T
A

40
q
C to

85
q
C
2.0
2.0
0.8
0.8
4.4
5.4
3.76
4.76
0.1
0.1
0.44
0.44
Guaranteed Limits
Units
V
V
V
V
OUT
V
OUT
Conditions
0.1V
0.1V
or V
CC

0.1V
or V
CC

0.1V
I
OUT
V
IN

50
P
A
V
IL
or V
IH
V
I
OH
I
OH

24 mA

24 mA (Note 5)
50
P
A
V
IL
or V
IH
24 mA
24 mA (Note 5)
V
CC
, GND
V
IL
, V
IH
V
CC
, GND
V
CC

2.1V
1.65V
3.85V
V
CC
V
I
OUT
V
IN
V
I
OL
I
OL
r
0.1
r
0.25
r
1.0
r
2.5
1.5
75
P
A
P
A
mA
mA
mA
V
I
V
I
V
O
V
I
V
OLD
V
OHD
V
IN

75
40.0
P
A
or GND
Note 5:
All outputs loaded; thresholds on input associated with output under test.
Note 6:
Maximum test duration 2.0 ms, one output loaded at a time.
AC Electrical Characteristics for AC
V
CC
Symbol
f
MAX
t
PLH
t
PHL
t
PZH
t
PZL
t
PHZ
t
PLZ
Parameter
Maximum Clock
Frequency
Propagation Delay
CP to O
n
Propagation Delay
CP to O
n
Output Enable Time
Output Enable Time
Output Disable Time
Output Disable Time
(V)
(Note 7)
3.3
5.0
3.3
5.0
3.3
5.0
3.3
5.0
3.3
5.0
3.3
5.0
3.3
5.0
Note 7:
Voltage Range 3.3 is 3.3V
r
0.3V
Voltage Range 5.0 is 5.0V
r
0.5V
T
A
C
L
Min
75
95
3.5
2.0
3.5
2.0
2.5
2.0
3.0
2.0
3.5
2.0
2.0
1.0

25
q
C
50 pF
Typ
112
153
8.5
6.0
7.5
5.5
7.0
5.0
6.5
5.0
7.5
6.0
5.5
4.5
13.5
9.5
12.0
8.5
11.0
8.5
10.5
8.0
12.0
9.5
9.0
7.5
Max
T
A

40
q
C to

85
q
C
C
L
50 pF
Max
MHz
15.0
11.0
13.5
9.5
12.0
9.0
11.5
9.0
13.0
10.5
10.0
8.5
ns
ns
ns
ns
ns
ns
Units
Min
60
85
3.5
2.0
3.5
2.0
2.5
2.0
3.0
1.5
2.5
1.5
1.5
1.0
www.fairchildsemi.com
4
74AC574 • 74ACT574
AC Operating Requirements for AC
V
CC
Symbol
t
S
t
H
t
W
Parameter
Set-Up Time, HIGH or LOW
D
n
to CP
Hold Time, HIGH or LOW
D
n
to CP
CP Pulse Width
HIGH or LOW
Note 8:
Voltage Range 3.3 is 3.3V
r
0.3V
Voltage Range 5.0 is 5.0V
r
0.5V
T
A
C
L
Typ
0.5
0

25
q
C
50 pF
T
A

40
q
C to

85
q
C
C
L
50 pF
Units
(V)
(Note 8)
3.3
5.0
3.3
5.0
3.3
5.0
Guaranteed Minimum
2.5
1.5
1.5
1.5
6.0
4.0
3.0
2.0
1.5
1.5
7.0
5.0
ns
ns
ns

0.5
0
3.5
2.0
AC Electrical Characteristics for ACT
V
CC
Symbol
Parameter
(V)
(Note 9)
f
MAX
t
PLH
t
PHL
t
PZH
t
PZL
t
PHZ
t
PLZ
Maximum Clock Frequency
Propagation Delay
CP to O
n
Propagation Delay
CP to O
n
Output Enable Time
Output Enable Time
Output Disable Time
Output Disable Time
5.0
5.0
5.0
5.0
2.0
2.0
2.0
2.0
6.4
6.0
7.0
5.5
9.5
9.0
10.5
8.5
1.5
1.5
1.5
1.5
10.0
10.0
11.5
9.0
ns
ns
ns
ns
5.0
2.0
6.5
10.0
1.5
11.0
ns
5.0
5.0
Min
100
2.5
T
A
C
L

25
q
C
50 pF
Typ
110
7.0
11.0
Max
T
A

40
q
C to

85
q
C
C
L
50 pF
Max
ns
12.0
ns
Units
Min
85
2.0
Note 9:
Voltage Range 5.0 is 5.0V
r
0.5V
AC Operating Requirements for ACT
V
CC
Symbol
t
S
t
H
t
W
Parameter
Set-Up Time, HIGH or LOW
D
n
to CP
Hold Time, HIGH or LOW
D
n
to CP
CP Pulse Width
HIGH or LOW
Note 10:
Voltage Range 5.0 is 5.0V
r
0.5V
T
A
C
L

25
q
C
50 pF
Typ
1.5
T
A

40
q
C to

85
q
C
C
L
50 pF
Units
(V)
(Note 10)
5.0
5.0
5.0
Guaranteed Minimum
2.5
1.0
4.0
ns
ns
ns

0.5
2.5
Capacitance
Symbol
C
IN
C
PD
Parameter
Input Capacitance
Power Dissipation Capacitance
Typ
4.5
40.0
Units
pF
pF
V
CC
V
CC
OPEN
5.0V
Conditions
5
www.fairchildsemi.com
查看更多>
参数对比
与74ACT574SCX相近的元器件有:。描述及对比如下:
型号 74ACT574SCX
描述 Flip Flops Oct D-Type Flip-Flop
是否Rohs认证 符合
厂商名称 Fairchild
零件包装代码 SOIC
包装说明 SOP, SOP20,.4
针数 20
Reach Compliance Code unknown
ECCN代码 EAR99
其他特性 BROADSIDE VERSION OF 374
系列 ACT
JESD-30 代码 R-PDSO-G20
JESD-609代码 e3
长度 12.8 mm
负载电容(CL) 50 pF
逻辑集成电路类型 BUS DRIVER
最大频率@ Nom-Sup 85000000 Hz
最大I(ol) 0.024 A
湿度敏感等级 1
位数 8
功能数量 1
端口数量 2
端子数量 20
最高工作温度 85 °C
最低工作温度 -40 °C
输出特性 3-STATE
输出极性 TRUE
封装主体材料 PLASTIC/EPOXY
封装代码 SOP
封装等效代码 SOP20,.4
封装形状 RECTANGULAR
封装形式 SMALL OUTLINE
包装方法 TAPE AND REEL
峰值回流温度(摄氏度) 260
电源 5 V
传播延迟(tpd) 12 ns
认证状态 Not Qualified
座面最大高度 2.642 mm
最大供电电压 (Vsup) 5.5 V
最小供电电压 (Vsup) 4.5 V
标称供电电压 (Vsup) 5 V
表面贴装 YES
技术 CMOS
温度等级 INDUSTRIAL
端子面层 Matte Tin (Sn)
端子形式 GULL WING
端子节距 1.27 mm
端子位置 DUAL
处于峰值回流温度下的最长时间 NOT SPECIFIED
触发器类型 POSITIVE EDGE
宽度 7.5 mm
Base Number Matches 1
新鲜出炉的CC3200评估板,有兴趣瞅瞅。
这个CC3200 Launch Pad 是参考 TI CC3200 Launch Pad Rev...
wonbs RF/无线
【设计工具】Verilog hdl教程135个经典设计实例(王金明)
【设计工具】Verilog hdl教程135个经典设计实例(王金明) 好贴好贴! 请问学FPGA...
8fu8 FPGA/CPLD
Protel_DXP2004_覆铜高级规则
这个文件还是挺有用处的,使用dxp软件的同学可以细细阅读。 我今天是需要设置定位孔周边敷铜间距的...
chenzhufly PCB设计
4412中的硬件JPEG解码
看spec,4412支持硬件编解码,但搜索了下,似乎没有地方使用它的接口(libhwjpeg/jpe...
dance 嵌入式系统
cyclone v才拿到,求助大神
请问cyclone v中如何打通hps和fpga,用linux去控制fpga cyclone v才...
C007R Altera SoC
《Keil –C51 编译器用户手册 中文完整版》
kilc《Keil –C51 编译器用户手册 中文完整版》403页 .zip (1 《Keil –C...
15075039ZQ 单片机
热门器件
热门资源推荐
器件捷径:
S0 S1 S2 S3 S4 S5 S6 S7 S8 S9 SA SB SC SD SE SF SG SH SI SJ SK SL SM SN SO SP SQ SR SS ST SU SV SW SX SY SZ T0 T1 T2 T3 T4 T5 T6 T7 T8 T9 TA TB TC TD TE TF TG TH TI TJ TK TL TM TN TO TP TQ TR TS TT TU TV TW TX TY TZ U0 U1 U2 U3 U4 U6 U7 U8 UA UB UC UD UE UF UG UH UI UJ UK UL UM UN UP UQ UR US UT UU UV UW UX UZ V0 V1 V2 V3 V4 V5 V6 V7 V8 V9 VA VB VC VD VE VF VG VH VI VJ VK VL VM VN VO VP VQ VR VS VT VU VV VW VX VY VZ W0 W1 W2 W3 W4 W5 W6 W7 W8 W9 WA WB WC WD WE WF WG WH WI WJ WK WL WM WN WO WP WR WS WT WU WV WW WY X0 X1 X2 X3 X4 X5 X7 X8 X9 XA XB XC XD XE XF XG XH XK XL XM XN XO XP XQ XR XS XT XU XV XW XX XY XZ Y0 Y1 Y2 Y4 Y5 Y6 Y9 YA YB YC YD YE YF YG YH YK YL YM YN YP YQ YR YS YT YX Z0 Z1 Z2 Z3 Z4 Z5 Z6 Z8 ZA ZB ZC ZD ZE ZF ZG ZH ZJ ZL ZM ZN ZP ZR ZS ZT ZU ZV ZW ZX ZY
需要登录后才可以下载。
登录取消