首页 > 器件类别 >

74AUP1G332GF

Low-power 3-input OR gate

厂商名称:Philips Semiconductors (NXP Semiconductors N.V.)

厂商官网:https://www.nxp.com/

下载文档
文档预览
74AUP1G332
Low-power 3-input OR gate
Rev. 01.00 — 27 February 2006
Preliminary data sheet
1. General description
The 74AUP1G332 is a high-performance, low-power, low-voltage, Si-gate CMOS device,
superior to most advanced CMOS compatible TTL families.
Schmitt-trigger action at all inputs makes the circuit tolerant to slower input rise and fall
times across the entire V
CC
range from 0.8 V to 3.6 V.
This device ensures a very low static and dynamic power consumption across the entire
V
CC
range from 0.8 V to 3.6 V.
This device is fully specified for partial Power-down applications using I
OFF
.
The I
OFF
circuitry disables the output, preventing the damaging backflow current through
the device when it is powered down.
The 74AUP1G332 provides a single 3-input OR gate.
2. Features
s
Wide supply voltage range from 0.8 V to 3.6 V
s
High noise immunity
s
Complies with JEDEC standards:
x
JESD8-12 (0.8 V to 1.3 V)
x
JESD8-11 (0.9 V to 1.65 V)
x
JESD8-7 (1.2 V to 1.95 V)
x
JESD8-5 (1.8 V to 2.7 V)
x
JESD8-B (2.7 V to 3.6 V)
s
ESD protection:
x
HBM JESD22-A114-C Class 3A. Exceeds 4000 V
x
MM JESD22-A115-A exceeds 200 V
x
CDM JESD22-C101-C exceeds 1000 V
s
Low static power consumption; I
CC
= 0.9
µA
(maximum)
s
Latch-up performance exceeds 100 mA per JESD 78 Class II
s
Inputs accept voltages up to 3.6 V
s
Low noise overshoot and undershoot < 10 % of V
CC
s
I
OFF
circuitry provides partial Power-down mode operation
s
Multiple package options
s
Specified from
−40 °C
to +85
°C
and
−40 °C
to +125
°C
Philips Semiconductors
74AUP1G332
Low-power 3-input OR gate
3. Quick reference data
Table 1:
Quick reference data
GND = 0 V; T
amb
= 25
°
C; t
r
= t
f
3 ns.
Symbol
Parameter
Conditions
C
L
= 5 pF; R
L
= 1 MΩ;
V
CC
= 0.8 V
C
L
= 5 pF; R
L
= 1 MΩ;
V
CC
= 1.1 V to 1.3 V
C
L
= 5 pF; R
L
= 1 MΩ;
V
CC
= 1.4 V to 1.6 V
C
L
= 5 pF; R
L
= 1 MΩ;
V
CC
= 1.65 V to 1.95 V
C
L
= 5 pF; R
L
= 1 MΩ;
V
CC
= 2.3 V to 2.7 V
C
L
= 5 pF; R
L
= 1 MΩ;
V
CC
= 3.0 V to 3.6 V
C
I
C
PD
input capacitance
power dissipation
capacitance
V
CC
= 1.8 V; f = 1 MHz
V
CC
= 3.3 V; f = 1 MHz
[1] [2]
[1] [2]
Min
-
2.3
1.7
1.6
1.4
1.2
-
-
-
Typ
17.6
5.2
3.7
3.0
2.3
2.1
1.0
3.4
4.3
Max
-
10.2
6.0
4.7
3.3
2.9
-
-
-
Unit
ns
ns
ns
ns
ns
ns
pF
pF
pF
t
PHL
, t
PLH
HIGH-to-LOW and
LOW-to-HIGH
propagation delay
A, B and C to Y
[1]
C
PD
is used to determine the dynamic power dissipation (P
D
in
µW).
P
D
= C
PD
×
V
CC2
×
f
i
×
N +
Σ(C
L
×
V
CC2
×
f
o
) where:
f
i
= input frequency in MHz;
f
o
= output frequency in MHz;
C
L
= load capacitance in pF;
V
CC
= supply voltage in V;
N = number of inputs switching;
Σ(C
L
×
V
CC2
×
f
o
) = sum of the outputs.
[2]
The condition is V
I
= GND to V
CC
.
4. Ordering information
Table 2:
Ordering information
Package
Temperature range Name
74AUP1G332GW
74AUP1G332GM
74AUP1G332GF
−40 °C
to +125
°C
−40 °C
to +125
°C
−40 °C
to +125
°C
SC-88
XSON6
XSON6
Description
plastic surface mounted package; 6 leads
Version
SOT363
Type number
plastic extremely thin small outline package; no leads; SOT886
6 terminals; body 1
×
1.45
×
0.5 mm
plastic extremely thin small outline package; no leads; SOT891
6 terminals; body 1
×
1
×
0.5 mm
74AUP1G332_1
© Koninklijke Philips Electronics N.V. 2006. All rights reserved.
Preliminary data sheet
Rev. 01.00 — 27 February 2006
2 of 18
Philips Semiconductors
74AUP1G332
Low-power 3-input OR gate
5. Marking
Table 3:
Marking
Marking code
aG
aG
aG
Type number
74AUP1G332GW
74AUP1G332GM
74AUP1G332GF
6. Functional diagram
1
2
6
B
A
C
001aad933
Y
4
1
2
6
≥1
4
001aad934
Fig 1. Logic symbol
Fig 2. IEC logic symbol
B
A
C
001aad935
Y
Fig 3. Logic diagram
7. Pinning information
7.1 Pinning
74AUP1G332
74AUP1G332
A
GND
1
2
6
5
C
GND
V
CC
B
B
3
001aad930
A
1
6
C
2
5
V
CC
3
4
Y
4
Y
001aad931
Transparent top view
Fig 4. Pin configuration SOT363 (SC-88)
Fig 5. Pin configuration SOT886 (XSON6)
74AUP1G332_1
© Koninklijke Philips Electronics N.V. 2006. All rights reserved.
Preliminary data sheet
Rev. 01.00 — 27 February 2006
3 of 18
Philips Semiconductors
74AUP1G332
Low-power 3-input OR gate
74AUP1G332
A
GND
B
1
2
3
6
5
4
C
V
CC
Y
001aad932
Transparent top view
Fig 6. Pin configuration SOT891 (XSON6)
7.2 Pin description
Table 4:
Symbol
A
GND
B
Y
V
CC
C
Pin description
Pin
1
2
3
4
5
6
Description
data input A
ground (0 V)
data input B
data output Y
supply voltage
data input C
8. Functional description
8.1 Function table
Table 5:
Input
A
H
X
X
L
[1]
Function table
[1]
Output
B
X
H
X
L
C
X
X
H
L
Y
H
H
H
L
H = HIGH voltage level;
L = LOW voltage level;
X = don’t care.
74AUP1G332_1
© Koninklijke Philips Electronics N.V. 2006. All rights reserved.
Preliminary data sheet
Rev. 01.00 — 27 February 2006
4 of 18
Philips Semiconductors
74AUP1G332
Low-power 3-input OR gate
9. Limiting values
Table 6:
Limiting values
In accordance with the Absolute Maximum Rating System (IEC 60134). Voltages are referenced to
GND (ground = 0 V).
Symbol
V
CC
I
IK
V
I
I
OK
V
O
I
O
I
CC
I
GND
T
stg
P
tot
[1]
[2]
Parameter
supply voltage
input clamping
current
input voltage
output clamping
current
output voltage
output current
quiescent supply
current
ground current
storage temperature
total power
dissipation
Conditions
V
I
< 0 V
[1]
Min
−0.5
-
−0.5
-
[1]
Max
+4.6
−50
+4.6
−50
+4.6
±20
+50
−50
+150
250
Unit
V
mA
V
mA
V
mA
mA
mA
°C
mW
V
O
< 0 V
active mode and
Power-down mode
V
O
= 0 V to V
CC
−0.5
-
-
-
−65
T
amb
=
−40 °C
to +125
°C
[2]
-
The minimum input and output voltage ratings may be exceeded if the input and output current ratings are
observed.
For SC-88 packages: above 87.5
°C
the value of P
tot
derates linearly with 4.0 mW/K.
For XSON6 packages: above 45
°C
the value of P
tot
derates linearly with 2.4 mW/K.
10. Recommended operating conditions
Table 7:
Symbol
V
CC
V
I
V
O
T
amb
∆t/∆V
Recommended operating conditions
Parameter
supply voltage
input voltage
output voltage
ambient temperature
input transition rise and
fall rate
V
CC
= 0.8 V to 3.6 V
active mode
Power-down mode; V
CC
= 0 V
Conditions
Min
0.8
0
0
0
−40
0
Max
3.6
3.6
V
CC
3.6
+125
200
Unit
V
V
V
V
°C
ns/V
74AUP1G332_1
© Koninklijke Philips Electronics N.V. 2006. All rights reserved.
Preliminary data sheet
Rev. 01.00 — 27 February 2006
5 of 18
查看更多>
参数对比
与74AUP1G332GF相近的元器件有:74AUP1G332、74AUP1G332GM、74AUP1G332GW。描述及对比如下:
型号 74AUP1G332GF 74AUP1G332 74AUP1G332GM 74AUP1G332GW
描述 Low-power 3-input OR gate Low-power 3-input OR gate Low-power 3-input OR gate Low-power 3-input OR gate
K题传感器
本帖最后由 paulhyde 于 2014-9-15 03:15 编辑 电路已经基本搭好,格数也...
a297247 电子竞赛
【MSP430共享】最全电子书收集
请大家更贴完善 【MSP430共享】最全电子书收集 好东东,顶一下 欢迎大家完善补充哈 ...
fengzhang2002 微控制器 MCU
五一快到了!发段汇编程序的问题给大家爽爽!
哈哈!我骗大家进来的,没什么爽的 问题是这样的:在PXA270上我跑这段程序:入口地址选为0X0(即...
ssswater 嵌入式系统
eboot.nb0生成不了的问题???
只生成了eboot.bin,查看build.log,错误如下: BUILD: Writing E:...
flyingxc82 嵌入式系统
VXWORKS全局变量
各位大虾好: 在使用Vxworks编程的时候使用的是多任务编程。有一个比较大的全局结构变量。 ...
GGRR 实时操作系统RTOS
Agilent E3633A 电源
Agilent E3633A 电源 这是啥意思啊,就发一张图片,你是想卖呢,还是想介绍这个怎...
zbdianzikeji 淘e淘
热门器件
热门资源推荐
器件捷径:
L0 L1 L2 L3 L4 L5 L6 L7 L8 L9 LA LB LC LD LE LF LG LH LI LJ LK LL LM LN LO LP LQ LR LS LT LU LV LW LX LY LZ M0 M1 M2 M3 M4 M5 M6 M7 M8 M9 MA MB MC MD ME MF MG MH MI MJ MK ML MM MN MO MP MQ MR MS MT MU MV MW MX MY MZ N0 N1 N2 N3 N4 N5 N6 N7 N8 NA NB NC ND NE NF NG NH NI NJ NK NL NM NN NO NP NQ NR NS NT NU NV NX NZ O0 O1 O2 O3 OA OB OC OD OE OF OG OH OI OJ OK OL OM ON OP OQ OR OS OT OV OX OY OZ P0 P1 P2 P3 P4 P5 P6 P7 P8 P9 PA PB PC PD PE PF PG PH PI PJ PK PL PM PN PO PP PQ PR PS PT PU PV PW PX PY PZ Q1 Q2 Q3 Q4 Q5 Q6 Q8 Q9 QA QB QC QE QF QG QH QK QL QM QP QR QS QT QV QW QX QY R0 R1 R2 R3 R4 R5 R6 R7 R8 R9 RA RB RC RD RE RF RG RH RI RJ RK RL RM RN RO RP RQ RR RS RT RU RV RW RX RY RZ
需要登录后才可以下载。
登录取消