首页 > 器件类别 > 逻辑 > 逻辑

74AUP2G79GD,125

IC FF D-TYPE DUAL 1BIT 8XSON

器件类别:逻辑    逻辑   

厂商名称:Nexperia

厂商官网:https://www.nexperia.com

下载文档
74AUP2G79GD,125 在线购买

供应商:

器件:74AUP2G79GD,125

价格:-

最低购买:-

库存:点击查看

点击购买

器件参数
参数名称
属性值
Brand Name
Nexperia
厂商名称
Nexperia
零件包装代码
SON
包装说明
3 X 2 MM, 0.50 MM HEIGHT, PLASTIC, SOT996-2, SON-8
针数
8
制造商包装代码
SOT996-2
Reach Compliance Code
compliant
文档预览
74AUP2G79
Low-power dual D-type flip-flop; positive-edge trigger
Rev. 8 — 24 January 2013
Product data sheet
1. General description
The 74AUP2G79 provides the dual positive-edge triggered D-type flip-flop. Information on
the data input (nD) is transferred to the nQ output on the LOW-to-HIGH transition of the
clock pulse (nCP). The nD input must be stable one set-up time prior to the LOW-to-HIGH
clock transition for predictable operation.
Schmitt trigger action at all inputs makes the circuit tolerant to slower input rise and fall
times across the entire V
CC
range from 0.8 V to 3.6 V.
This device ensures a very low static and dynamic power consumption across the entire
V
CC
range from 0.8 V to 3.6 V.
This device is fully specified for partial power-down applications using I
OFF
. The I
OFF
circuitry disables the output, preventing a damaging backflow current through the device
when it is powered down.
2. Features and benefits
Wide supply voltage range from 0.8 V to 3.6 V
High noise immunity
Complies with JEDEC standards:
JESD8-12 (0.8 V to 1.3 V)
JESD8-11 (0.9 V to 1.65 V)
JESD8-7 (1.2 V to 1.95 V)
JESD8-5 (1.8 V to 2.7 V)
JESD8-B (2.7 V to 3.6 V)
ESD protection:
HBM JESD22-A114F Class 3A exceeds 5000 V
MM JESD22-A115-A exceeds 200 V
CDM JESD22-C101E exceeds 1000 V
Low static power consumption; I
CC
= 0.9
A
(maximum)
Latch-up performance exceeds 100 mA per JESD78 Class II
Inputs accept voltages up to 3.6 V
Low noise overshoot and undershoot < 10 % of V
CC
I
OFF
circuitry provides partial Power-down mode operation
Multiple package options
Specified from
40 C
to +85
C
and
40 C
to +125
C
Nexperia
74AUP2G79
Low-power dual D-type flip-flop; positive-edge trigger
3. Ordering information
Table 1.
Ordering information
Package
Temperature range
74AUP2G79DC
74AUP2G79GT
74AUP2G79GF
74AUP2G79GD
74AUP2G79GM
74AUP2G79GN
74AUP2G79GS
40 C
to +125
C
40 C
to +125
C
40 C
to +125
C
40 C
to +125
C
40 C
to +125
C
40 C
to +125
C
40 C
to +125
C
Name
VSSOP8
XSON8
XSON8
XSON8
XQFN8
XSON8
XSON8
Description
Version
plastic very thin shrink small outline package; 8 leads; SOT765-1
body width 2.3 mm
plastic extremely thin small outline package; no leads; SOT833-1
8 terminals; body 1
1.95
0.5 mm
extremely thin small outline package; no leads;
8 terminals; body 1.35
1
0.5 mm
SOT1089
Type number
plastic extremely thin small outline package; no leads; SOT996-2
8 terminals; body 3
2
0.5 mm
plastic, extremely thin quad flat package; no leads;
8 terminals; body 1.6
1.6
0.5 mm
extremely thin small outline package; no leads;
8 terminals; body 1.2
1.0
0.35 mm
extremely thin small outline package; no leads;
8 terminals; body 1.35
1.0
0.35 mm
SOT902-2
SOT1116
SOT1203
4. Marking
Table 2.
Marking codes
Marking code
[1]
p79
p79
pP
p79
p79
pP
pP
Type number
74AUP2G79DC
74AUP2G79GT
74AUP2G79GF
74AUP2G79GD
74AUP2G79GM
74AUP2G79GN
74AUP2G79GS
[1]
The pin 1 indicator is located on the lower left corner of the device, below the marking code.
5. Functional diagram
1D
1Q
1CP
2D
2Q
2CP
001aah811
D
CP
D
CP
001aah812
Fig 1.
Logic symbol
Fig 2.
IEC logic symbol
74AUP2G79
All information provided in this document is subject to legal disclaimers.
©
Nexperia B.V. 2017. All rights reserved
Product data sheet
Rev. 8 — 24 January 2013
2 of 25
Nexperia
74AUP2G79
Low-power dual D-type flip-flop; positive-edge trigger
CP
C
C
C
C
D
TG
C
TG
C
Q
C
C
TG
TG
C
C
mna442
Fig 3.
Logic diagram (one flip-flop)
6. Pinning information
6.1 Pinning
74AUP2G79
1CP
1
8
V
CC
1D
2
7
1Q
74AUP2G79
2Q
1CP
1D
2Q
GND
1
2
3
4
001aaf268
3
6
2D
8
7
6
5
V
CC
1Q
2D
2CP
GND
4
5
2CP
001aaf269
Transparent top view
Fig 4.
Pin configuration SOT765-1
Fig 5.
Pin configuration SOT833-1, SOT1089,
SOT1116 and SOT1203
74AUP2G79
All information provided in this document is subject to legal disclaimers.
©
Nexperia B.V. 2017. All rights reserved
Product data sheet
Rev. 8 — 24 January 2013
3 of 25
Nexperia
74AUP2G79
Low-power dual D-type flip-flop; positive-edge trigger
74AUP2G79
terminal 1
index area
1Q
1
V
CC
8
74AUP2G79
1CP
1D
2Q
GND
1
2
3
4
8
7
6
5
V
CC
7
1CP
2D
1Q
2D
2CP
2CP
2
6
1D
3
4
5
2Q
GND
001aaf270
001aaj898
Transparent top view
Transparent top view
Fig 6.
Pin configuration SOT996-2
Fig 7.
Pin configuration SOT902-2
6.2 Pin description
Table 3.
Symbol
Pin description
Pin
SOT765-1, SOT833-1, SOT1089,
SOT996-2, SOT1116 and SOT1203
1CP, 2CP
1D, 2D
GND
1Q, 2Q
V
CC
1, 5
2, 6
4
7, 3
8
SOT902-2
7, 3
6, 2
4
1, 5
8
clock pulse input
data input
ground (0 V)
data output
supply voltage
Description
7. Functional description
Table 4.
Input
nCP
L
[1]
H = HIGH voltage level;
L = LOW voltage level;
= LOW-to-HIGH CP transition;
X = don’t care;
q = lower case letter indicates the state of referenced input, one set-up time prior to the LOW-to-HIGH CP transition.
Function table
[1]
Output
nD
L
H
X
nQ
L
H
q
74AUP2G79
All information provided in this document is subject to legal disclaimers.
©
Nexperia B.V. 2017. All rights reserved
Product data sheet
Rev. 8 — 24 January 2013
4 of 25
Nexperia
74AUP2G79
Low-power dual D-type flip-flop; positive-edge trigger
8. Limiting values
Table 5.
Limiting values
In accordance with the Absolute Maximum Rating System (IEC 60134). Voltages are referenced to GND (ground = 0 V).
Symbol
V
CC
I
IK
V
I
I
OK
V
O
I
O
I
CC
I
GND
T
stg
P
tot
[1]
[2]
Parameter
supply voltage
input clamping current
input voltage
output clamping current
output voltage
output current
supply current
ground current
storage temperature
total power dissipation
Conditions
V
I
< 0 V
[1]
Min
0.5
50
0.5
50
[1]
Max
+4.6
-
+4.6
-
+4.6
20
50
-
+150
250
Unit
V
mA
V
mA
V
mA
mA
mA
C
mW
V
O
< 0 V
Active mode and Power-down mode
V
O
= 0 V to V
CC
0.5
-
-
50
65
T
amb
=
40 C
to +125
C
[2]
-
The minimum input and output voltage ratings may be exceeded if the input and output current ratings are observed.
For VSSOP8 packages: above 110
C
the value of P
tot
derates linearly with 8.0 mW/K.
For XSON8 and XQFN8 packages: above 118
C
the value of P
tot
derates linearly with 7.8 mW/K.
9. Recommended operating conditions
Table 6.
Symbol
V
CC
V
I
V
O
T
amb
t/V
Operating conditions
Parameter
supply voltage
input voltage
output voltage
ambient temperature
input transition rise and fall rate
V
CC
= 0.8 V to 3.6 V
Active mode
Power-down mode; V
CC
= 0 V
Conditions
Min
0.8
0
0
0
40
0
Max
3.6
3.6
V
CC
3.6
+125
200
Unit
V
V
V
V
C
ns/V
74AUP2G79
All information provided in this document is subject to legal disclaimers.
©
Nexperia B.V. 2017. All rights reserved
Product data sheet
Rev. 8 — 24 January 2013
5 of 25
查看更多>
参数对比
与74AUP2G79GD,125相近的元器件有:74AUP2G79GN,115、74AUP2G79GM,125、74AUP2G79GT,115、74AUP2G79GS,115、74AUP2G79GF,115、74AUP2G79DC,125。描述及对比如下:
型号 74AUP2G79GD,125 74AUP2G79GN,115 74AUP2G79GM,125 74AUP2G79GT,115 74AUP2G79GS,115 74AUP2G79GF,115 74AUP2G79DC,125
描述 IC FF D-TYPE DUAL 1BIT 8XSON IC FF D-TYPE DUAL 1BIT 8XSON IC FF D-TYPE DUAL 1BIT 8XQFN IC FF D-TYPE DUAL 1BIT 8XSON IC FF D-TYPE DUAL 1BIT 8XSON IC FF D-TYPE DUAL 1BIT 8XSON IC FF D-TYPE DUAL 1BIT 8VSSOP
Brand Name Nexperia Nexperia Nexperia Nexperia Nexperia Nexperia Nexperia
零件包装代码 SON SON QFN SON SON SON SSOP
包装说明 3 X 2 MM, 0.50 MM HEIGHT, PLASTIC, SOT996-2, SON-8 SON, VQCCN, VSON, VSON, VSON, VSSOP,
针数 8 8 8 8 8 8 8
制造商包装代码 SOT996-2 SOT1116 SOT902-2 SOT833-1 SOT1203 SOT1089 SOT765-1
Reach Compliance Code compliant compliant compliant compliant compliant compliant compliant
厂商名称 Nexperia Nexperia Nexperia - Nexperia Nexperia Nexperia
Samacsys Description - 74AUP2G79 - Low-power dual D-type flip-flop; positive-edge trigger@en-us - - 74AUP2G79 - Low-power dual D-type flip-flop; positive-edge trigger@en-us 74AUP2G79 - Low-power dual D-type flip-flop; positive-edge trigger@en-us 74AUP2G79 - Low-power dual D-type flip-flop; positive-edge trigger@en-us
系列 - AUP/ULP/V AUP/ULP/V AUP/ULP/V AUP/ULP/V AUP/ULP/V AUP/ULP/V
JESD-30 代码 - R-PDSO-N8 S-PQCC-N8 R-PDSO-N8 R-PDSO-N8 R-PDSO-N8 R-PDSO-G8
JESD-609代码 - e3 e4 e3 e3 e3 e4
长度 - 1.2 mm 1.6 mm 1.95 mm 1.35 mm 1.35 mm 2.3 mm
逻辑集成电路类型 - D FLIP-FLOP D FLIP-FLOP D FLIP-FLOP D FLIP-FLOP D FLIP-FLOP D FLIP-FLOP
湿度敏感等级 - 1 1 1 1 1 1
位数 - 1 1 1 1 1 1
功能数量 - 2 2 2 2 2 2
端子数量 - 8 8 8 8 8 8
最高工作温度 - 125 °C 125 °C 125 °C 125 °C 125 °C 125 °C
最低工作温度 - -40 °C -40 °C -40 °C -40 °C -40 °C -40 °C
输出极性 - TRUE TRUE TRUE TRUE TRUE TRUE
封装主体材料 - PLASTIC/EPOXY PLASTIC/EPOXY PLASTIC/EPOXY PLASTIC/EPOXY PLASTIC/EPOXY PLASTIC/EPOXY
封装代码 - SON VQCCN VSON VSON VSON VSSOP
封装形状 - RECTANGULAR SQUARE RECTANGULAR RECTANGULAR RECTANGULAR RECTANGULAR
封装形式 - SMALL OUTLINE CHIP CARRIER, VERY THIN PROFILE SMALL OUTLINE, VERY THIN PROFILE SMALL OUTLINE, VERY THIN PROFILE SMALL OUTLINE, VERY THIN PROFILE SMALL OUTLINE, VERY THIN PROFILE, SHRINK PITCH
峰值回流温度(摄氏度) - NOT SPECIFIED 260 260 NOT SPECIFIED NOT SPECIFIED 260
传播延迟(tpd) - 25.6 ns 25.6 ns 25.6 ns 25.6 ns 25.6 ns 25.6 ns
座面最大高度 - 0.35 mm 0.5 mm 0.5 mm 0.35 mm 0.5 mm 1 mm
最大供电电压 (Vsup) - 3.6 V 3.6 V 3.6 V 3.6 V 3.6 V 3.6 V
最小供电电压 (Vsup) - 0.8 V 0.8 V 0.8 V 0.8 V 0.8 V 0.8 V
标称供电电压 (Vsup) - 1.1 V 1.1 V 1.2 V 1.1 V 1.1 V 1.2 V
表面贴装 - YES YES YES YES YES YES
技术 - CMOS CMOS CMOS CMOS CMOS CMOS
温度等级 - AUTOMOTIVE AUTOMOTIVE AUTOMOTIVE AUTOMOTIVE AUTOMOTIVE AUTOMOTIVE
端子面层 - Tin (Sn) Nickel/Palladium/Gold (Ni/Pd/Au) Tin (Sn) Tin (Sn) Tin (Sn) Nickel/Palladium/Gold (Ni/Pd/Au)
端子形式 - NO LEAD NO LEAD NO LEAD NO LEAD NO LEAD GULL WING
端子节距 - 0.3 mm 0.5 mm 0.5 mm 0.35 mm 0.35 mm 0.5 mm
端子位置 - DUAL QUAD DUAL DUAL DUAL DUAL
处于峰值回流温度下的最长时间 - NOT SPECIFIED 40 30 NOT SPECIFIED NOT SPECIFIED 30
触发器类型 - POSITIVE EDGE POSITIVE EDGE POSITIVE EDGE POSITIVE EDGE POSITIVE EDGE POSITIVE EDGE
宽度 - 1 mm 1.6 mm 1 mm 1 mm 1 mm 2 mm
最小 fmax - 510 MHz 510 MHz 510 MHz 510 MHz 510 MHz 510 MHz
热门器件
热门资源推荐
器件捷径:
A0 A1 A2 A3 A4 A5 A6 A7 A8 A9 AA AB AC AD AE AF AG AH AI AJ AK AL AM AN AO AP AQ AR AS AT AU AV AW AX AY AZ B0 B1 B2 B3 B4 B5 B6 B7 B8 B9 BA BB BC BD BE BF BG BH BI BJ BK BL BM BN BO BP BQ BR BS BT BU BV BW BX BY BZ C0 C1 C2 C3 C4 C5 C6 C7 C8 C9 CA CB CC CD CE CF CG CH CI CJ CK CL CM CN CO CP CQ CR CS CT CU CV CW CX CY CZ D0 D1 D2 D3 D4 D5 D6 D7 D8 D9 DA DB DC DD DE DF DG DH DI DJ DK DL DM DN DO DP DQ DR DS DT DU DV DW DX DZ
需要登录后才可以下载。
登录取消