首页 > 器件类别 > 存储 > 存储

7P020FLA291I15

Flash Card, 10MX16, 150ns, CARD-68

器件类别:存储    存储   

厂商名称:White Electronic Designs Corporation

厂商官网:http://www.wedc.com/

下载文档
器件参数
参数名称
属性值
是否Rohs认证
不符合
厂商名称
White Electronic Designs Corporation
包装说明
CARD-68
Reach Compliance Code
unknown
最长访问时间
150 ns
备用内存宽度
8
JESD-30 代码
X-XXMA-X68
内存密度
167772160 bit
内存集成电路类型
FLASH CARD
内存宽度
16
功能数量
1
端子数量
68
字数
10485760 words
字数代码
10000000
工作模式
ASYNCHRONOUS
最高工作温度
85 °C
最低工作温度
-40 °C
组织
10MX16
封装主体材料
UNSPECIFIED
封装形状
UNSPECIFIED
封装形式
MICROELECTRONIC ASSEMBLY
并行/串行
PARALLEL
峰值回流温度(摄氏度)
NOT SPECIFIED
编程电压
5 V
认证状态
Not Qualified
最大供电电压 (Vsup)
5.25 V
最小供电电压 (Vsup)
4.75 V
标称供电电压 (Vsup)
5 V
表面贴装
NO
技术
CMOS
温度等级
INDUSTRIAL
端子形式
UNSPECIFIED
端子位置
UNSPECIFIED
处于峰值回流温度下的最长时间
NOT SPECIFIED
类型
NOR TYPE
Base Number Matches
1
文档预览
White Electronic Designs
PCMCIA Flash Memory Card
FLA Series
PCMCIA Flash Memory Card
1 MEGABYTE through 40 MEGABYTE (Intel/Sharp based)
FEATURES
Low cost High Density Linear Flash Card
Supports 5V only systems or 5V systems with
12V VPP
Based on Intel/Sharp FlashFile Components
Fast Read Performance
- 150ns or 200ns Maximum Access Time
x8 / x16 Data Interface
High Performance Random Writes
- 8µs Typical Word Write Time
Automated Write and Erase Algorithms
- Command User Interface
100,000 Erase Cycles per Block
64K word symmetrical Block Architecture
PC Card Standard Type I Form Factor
ARCHITECTURE OVERVIEW
WEDC’s FLA series is designed to support from 2 to 20,
4Mb, 8Mb or 16Mb components, providing a wide range
of density options. Cards are based on the 28F008SA
(8Mb) for 12V VPP applications or on the 28F004S5
(4Mb), 28F008S5 (8Mb) and 28F016S5 (16Mb) devices
for 5V only applications. Devices codes for the 28F004S5,
28F008SA, 28F008S5 and the 28F016S5 are: A7H,
A2H, A6H and AAh respectively. Systems should be
able to recognize all four codes. Cards utilizing the 8Mb
components provide densities ranging from 2MB to 20MB
in 2MB increments, cards utilizing 16Mb components
provide densities ranging from 4MB to 40MB in 4MB
increments. 4 Mbit memory devices are used only for
smallest capacity cards (1MB).
In support of the PC Card 95 standard for word wide
access devices are paired. Therefore, the Flash array is
structured in 64K word (128kBytes) blocks. Write, read
and block erase operations can be performed as either
a word or byte wide operation . By multiplexing A
0
, CE
1#
and CE
2
,# 8-bit hosts can access all data on data lines
DQ
0
-DQ
7
.
The
FLA21-FLA36
series also supports the following
PCMCIA compatible register functions: Soft Reset via the
Configuration Option Register, Power Down (sleep mode)
via the Configuration and Status Register and monitoring
of Ready/Busy, Soft Reset and Power Down via the Card
Status Register (cards without attribute memory and
versions
FLA51 - FLA66
do not have registers).
The FLA series cards conform with the PC Card Standard
(PCMCIA) and JEIDA, providing electrical and physical
compatibility. The PC Card form factor offers an industry
standard pinout and mechanical outline, allowing density
upgrades without system design changes.
WEDC’s standard cards are shipped with WEDC’s Logo.
Cards are also available with blank housings (no Logo).
The blank housings are available in both a recessed
(for label) and flat housing. Please contact WEDC
sales representative for further information on Custom
artwork.
GENERAL DESCRIPTION
WEDC’s FLA Series Flash memory cards offer high density
linear Flash solid state storage solutions for code and data
storage, high performance disk emulation and execute
in place (XIP) applications in mobile PC and dedicated
(embedded) equipment.
FLA series cards conform to PCMCIA international
standard.
The card’s control logic provides the system interface
and controls the internal Flash memories. Card can be
read/written in byte-wide or word-wide mode which allows
for flexible integration into various systems. Combined
with file management software, such as Flash Translation
Layer (FTL), FLA Flash cards provide removable high-
performance disk emulation.
The FLA series offers low power modes controlled by
registers. Standard cards contain separate 2kB EEPROM
memory for Card Information Structure (CIS) which can be
used for easy identification of card characteristics.
The WEDC FLA series is based on Intel/Sharp Flash
memories.
Note: Standard options include attribute memory. Cards without attribute memory are
available. Cards are also available with or without a hardware write protect switch.
White Electronic Designs Corp. reserves the right to change products or specifications without notice.
July 2007
Rev. 6
1
White Electronic Designs Corporation • (602) 437-1520 • www.whiteedc.com
White Electronic Designs
BLOCK DIAGRAM
PCMCIA Flash Memory Card
FLA Series
Device Pair (N/2 - 1)
Device (N-1)
Device (N-2)
CSn
Array
Address
Bus
ADDRESS
BUFFER
ADDRESS BUS
A1-A25
Control
Address
Bus
M Res
WL#
RL#
WH#
RH#
CSn
Device 3
Device 2
CS1
CS0
Control Logic
PCMCIA Interface
WE#
OE#
CE2#
CE1#
Cn
C0
Ctrl
REG#
A0
WP
Device Pair 1
At/Reg enable
SR Clr
Reg C;r
/SR
/PD
Card
Management
Registers
Device Pair 0
Device 1
Device 0
CS0
4000h
V
CC
WH#
RH#
DATA
BUS
Q8-Q15
DATA
BUS
Q0-Q7
WL# RL#
0000h
attrib. mem
CIS
EEPROM 2kB
V
CC
control
Q0-Q7
V
CC
I/O buffer
DATA
BUS
D8-D15
DATA
BUS
D0-D7
Device type
28F004S5
28F008SA
28F008S5
28F016S5
Manuf ID
89
H
89
H
89
H
89
H
Device ID
A7
H
A2
H
A6
H
AA
H
White Electronic Designs Corp. reserves the right to change products or specifications without notice.
July 2007
Rev. 6
2
White Electronic Designs Corporation • (602) 437-1520 • www.whiteedc.com
White Electronic Designs
REGISTERS IN ATTRIBUTE MEMORY SPACE*
ADDRESS
4100h
4002h
REGISTER NAME
Status Register
Config. and Status Register
PCMCIA Flash Memory Card
FLA Series
CSR
CONFIGURATION STATUS REGISTER: ADRS =
4002H WRITE ONLY
Not Supported
D7
D6
D5
D4
D3
PDwn
D2
Not Supported
D1
D0
4000h
Configuration Option Register
*Cards without Att. Mem and FLA51- FLA66 do not have
registers
D2
Power Down, active High
1 = Place all memory devices in power down mode
COR
CONFIGURATION OPTION REGISTER: ADRS =
4000H WRITE ONLY
SRES
D7
0 = Normal Operation
default = 0
Power On
LREQ
D6
D5
D4
Configuration Index
D3
D2
D1
D0
D7
Soft Reset, active High
1 = Reset State
0 = End Reset State
SR
STATUS REGISTER: ADRS = 4100H
READ ONLY
Not Supported
D7
D6
SReset
D5
D4
PDwn
D3
Not Supported
D2
D1
R/BSY
D0
D5
Represents the state of SRESET bit in COR (4000h)
1 = Reset
0 = Normal Operation
Power On default
D5 = 0
D6
D5-D0
Level Req (not supported)
Configuration index (not supported)
D3
(4002h)
Represents the state of Power Down bit (D2) in CSR
1 = Power Down
D0
Reflects the card's Ready/Busy signal (pin 16) driven
by
memory components Ready/
Busy outputs. This bit allows
software polling of the
card's Ready/Busy status.
1 = Ready
MECHANICAL
Interconnect area
1.6mm + 0.05
(0.063”)
10.0mm MIN
(0.400”)
3.0mm MIN
1.0mm + 0.05
(0.039”)
Substrate area
54.0mm + 0.10
(2.126”)
1.0mm + 0.05
(0.039”)
10.0mm MIN
(0.400”)
85.6mm + 0.20
(3.370”)
3.3mm + T1 (0.130”)
T1=0.10mm unterconnect area
T1=0.20mm substrate area
White Electronic Designs Corp. reserves the right to change products or specifications without notice.
July 2007
Rev. 6
3
White Electronic Designs Corporation • (602) 437-1520 • www.whiteedc.com
White Electronic Designs
PINOUT
Pin
1
2
3
4
PCMCIA Flash Memory Card
FLA Series
Signal name
GND
DQ
3
DQ
4
DQ
5
DQ
6
DQ
7
CE
1#
A
10
OE#
A
11
A
9
A
8
A
13
A
14
WE#
RDY/BSY#
V
CC
V
PP1
A
16
A
15
A
12
A
7
A
6
A
5
A
4
A
3
A
2
A
1
A
0
DQ
0
DQ
1
DQ
2
WP
I/O
I/O
I/O
I/O
I/O
I/O
I
I
I
I
I
I
I
I
Function
Ground
Data bit 3
Data bit 4
Data bit 5
Data bit 6
Data bit 7
Card enable 1
Address bit 10
Output enable
Address bit 11
Address bit 9
Address bit 8
Address bit 13
Address bit 14
Write Enable
Ready/Busy
Supply Voltage
Prog. Voltage
Active
Pin
35
36
37
38
39
40
Signal name
GND
CD
1#
DQ
11#
DQ
12
DQ
13
DQ
14
DQ
15
CE
2
VS
1#
RFU
RFU
A
17
A
18
A
19
A
20
A
21
V
CC
V
PP2
A
22
A
23
A
24
A
25
VS
2
RST
Wait
RFU#
REG
BVD
2#
BVD
1
DQ
8
DQ
9
DQ
10
CD
2
I/O
O
I/O
I/O
I/O
I/O
Function
Ground
Card Detect 1
Data bit 11
Data bit 12
Data bit 13
Data bit 14
Data bit 15
Card Enable 2
Voltage Sense 1
Reserved
Reserved
Active
LOW
5
6
7
8
9
10
11
12
13
14
15
16
17
18
19
20
21
22
23
24
25
26
27
28
29
30
31
32
33
LOW
LOW
41
42
43
44
45
46
47
48
I
I
O
LOW
NC
I
Address bit 17
Address bit 18
Address bit 19
Address bit 20
Address bit 21
Supply Voltage
2MB(3)
4MB(3)
NC
8MB(3)
16MB(3)
32MB(3)
64MB(3)
NC
HIGH (4)
Low(2,4)
I
I
I
I
I
O
LOW
LOW (4)
NC
49
50
51
52
53
54
55
56
Prog. Voltage
I
I
I
I
O
I
O
I
Address bit 22
Address bit 23
Address bit 24
Address bit 25
Voltage Sense 2
Card Reset
Extended Bus cycle
Reserved
Attrib Mem Select
Bat. Volt. Detect 2
Bat. Volt. Detect 1
Data bit 8
Data bit 9
Data bit 10
Card Detect 2
I
I
I
I
I
I
Address bit 16
Address bit 15
Address bit 12
Address bit 7
Address bit 6
Address bit 5
Address bit 4
Address bit 3
Address bit 2
Address bit 1
Address bit 0
Data bit 0
57
58
59
60
61
62
63
64
65
66
HIGH
67
I
I
I
I
I
I/O
I/O
I/O
O
O
O
I/O
I/O
O
O
(2)
(2)
Data bit 1
Data bit 2
Write Potect
LOW
34
GND
Ground
68
GND#
Ground
Notes:
1. RDY/BSY signal is an “Open drain” type output, pull-up resistor on host side is required.
2. Wait#, BVD
1
and BVD
2
are driven high for compatibility.
3. Shows density for which specified address bit is MSB. Higher order address bits are no connects
(ie 4MB A21 is MSB A22 - A25 are NC).
4. NC - No Connection for FLA51 - FLA66.
White Electronic Designs Corp. reserves the right to change products or specifications without notice.
July 2007
Rev. 6
4
White Electronic Designs Corporation • (602) 437-1520 • www.whiteedc.com
White Electronic Designs
PCMCIA Flash Memory Card
FLA Series
CARD SIGNAL DESCRIPTION
Symbol
A0 - A25
DQ0 - DQ15
CE1#, CE2#
OE#
WE#
RDY/
BSY#(*)
CD1#, CD2#
WP
Type
INPUT
INPUT/OUTPUT
INPUT
INPUT
INPUT
OUTPUT
Name and Function
ADDRESS INPUTS: A0 through A25 enable direct addressing of up to 64MB of memory on the card. Signal A0 is not
used in word access mode. A25 is the most significant bit
DATA INPUT/OUTPUT: DQ0 THROUGH DQ15 constitute the bi-directional databus. DQ15 is the MSB.
CARD ENABLE 1 AND 2: CE1# enables even byte accesses, CE2# enables odd byte accesses. Multiplexing A0, CE1#
and CE2# allows 8-bit hosts to access all data on DQ0 - DQ7.
OUTPUT ENABLE: Active low signal gating read data from the memory card.
WRITE ENABLE: Active low signal gating write data to the memory card.
READY/BUSY OUTPUT: Indicates status of internally timed erase or program algorithms. A high output indicates that
the card is ready to accept accesses. A low output indicates that one or more devices in the memory card are busy with
internally timed erase or write activities.
CARD DETECT 1 and 2: Provide card insertion detection. These signals are internally connected to ground on the card.
The host shall monitor these signals to detect card insertion (pulled-up on host side).
WRITE PROTECT: Write protect reflects the status of the Write Protect switch on the memory card. WP set to high =
write protected, providing internal hardware write lockout to the Flash array.If card does not include optional write protect
switch, this signal will be pulled low internally indicating write protect = “off”.
PROGRAM/ERASE POWER SUPPLY: Provides programming voltages for card (12V). Not connected for 5V only card.
CARD POWER SUPPLY: (5.0V).
CARD GROUND
ATTRIBUTE MEMORY SELECT : Active low signal, enables access to Attribute Memory Plane, occupied by Card
Information Structure and Card Registers.
RESET: Active high signal for placing card in Power-on default state. Reset can be used as a Power-Down signal for the
memory array.
WAIT: This signal is pulled high internally for compatibility. No wait states are generated.
BATTERY VOLTAGE DETECT: These signals are pulled high to maintain SRAM card compatibility.
VOLTAGE SENSE: Notifies the host socket of the card’s V
CC
requirements. VS1 and VS2 are open to indicate a 5V card .
RESERVED FOR FUTURE USE
NO INTERNAL CONNECTION TO CARD: pin may be driven or left floating
OUTPUT
OUTPUT
V
PP
1, V
PP
2
V
CC
GND
REG#
RST(*)
WAIT#(*)
BVD1, BVD2
VS1, VS2
RFU
NC
N.C.
INPUT
INPUT
OUTPUT
OUTPUT
OUTPUT
(*) Signals not supported by FLA51-66 (N.C)
FUNCTIONAL TRUTH TABLE
READ function
Function Mode
CE
2#
CE
1#
A
0
OE#
WE#
REG#
Common Memory
D
15
-D
8
D
7
-D
0
REG#
Attribute Memory
D
15
-D
8
D
7
-D
0
Standby Mode
Byte Access (8 bits)
Word Access (16 bits)
Odd-Byte Only Access
WRITE function
Standby Mode
Byte Access (8 bits)
Word Access (16 bits)
Odd-Byte Only Access
H
H
H
L
L
H
H
H
L
L
H
L
L
L
H
H
L
L
L
H
X
L
H
X
X
X
L
H
X
X
X
L
L
L
L
X
H
H
H
H
X
H
H
H
H
X
L
L
L
L
X
H
H
H
H
X
H
H
H
H
High-Z
High-Z
High-Z
Odd-Byte
Odd-Byte
X
X
X
Odd-Byte
Odd-Byte
High-Z
Even-Byte
Odd-Byte
Even-Byte
High-Z
X
Even-Byte
Odd-Byte
Even-Byte
X
X
L
L
L
L
X
L
L
L
L
High-Z
High-Z
High-Z
Not Valid
Not Valid
X
X
X
X
X
High-Z
Even-Byte
Not Valid
Even-Byte
High-Z
X
Even-Byte
X
Even-Byte
X
White Electronic Designs Corp. reserves the right to change products or specifications without notice.
July 2007
Rev. 6
5
White Electronic Designs Corporation • (602) 437-1520 • www.whiteedc.com
查看更多>
托管的GPRS动态接库,用于.net框架下所有语言
托管的GPRS动态接库,可应用于.net框架下所有语言,简单易用,附带XML文件,所有数据格式已转化...
3456 RF/无线
简单的单片机和多轴SPI通讯TSSOP20封装运动控制芯片mpc02t的通讯程序
#include reg52.h //-----STC89C2051------- ...
w75815895 单片机
基于FPGA的HDB3编解码器设计
基于FPGA的HDB3编解码器设计 ...
至芯科技FPGA大牛 FPGA/CPLD
GPIO翻转(18M)的讨论,更新:增加实验结果
请香主提供一个GPIO翻转(18M)的例子: STM32F的宣传资料上说STM32F103...
jscaptain stm32/stm8
一个数码管显示的板子上 有10个数码管,上面用到了1个74HC00D2个74HC04D 10个74HC164D
一个数码管显示的板子上 有10个数码管,上面用到了1个74HC00D2个74HC04D 10个74...
深圳小花 PCB设计
DIY CNC雕刻机(三)——主控板设计
身为一个电工,最基本的折腾精神还是要有的, 考虑到原CNC雕刻机实用的Arduino作为主控...
通宵敲代码 DIY/开源硬件专区
热门器件
热门资源推荐
器件捷径:
A0 A1 A2 A3 A4 A5 A6 A7 A8 A9 AA AB AC AD AE AF AG AH AI AJ AK AL AM AN AO AP AQ AR AS AT AU AV AW AX AY AZ B0 B1 B2 B3 B4 B5 B6 B7 B8 B9 BA BB BC BD BE BF BG BH BI BJ BK BL BM BN BO BP BQ BR BS BT BU BV BW BX BY BZ C0 C1 C2 C3 C4 C5 C6 C7 C8 C9 CA CB CC CD CE CF CG CH CI CJ CK CL CM CN CO CP CQ CR CS CT CU CV CW CX CY CZ D0 D1 D2 D3 D4 D5 D6 D7 D8 D9 DA DB DC DD DE DF DG DH DI DJ DK DL DM DN DO DP DQ DR DS DT DU DV DW DX DZ
需要登录后才可以下载。
登录取消