首页 > 器件类别 > 无线/射频/通信 > 电信电路

82V2088BBG

Telecom Interface ICs OCTAL LH LIU

器件类别:无线/射频/通信    电信电路   

厂商名称:IDT (Integrated Device Technology)

器件标准:

下载文档
82V2088BBG 在线购买

供应商:

器件:82V2088BBG

价格:-

最低购买:-

库存:点击查看

点击购买

器件参数
参数名称
属性值
Brand Name
Integrated Device Technology
是否无铅
不含铅
是否Rohs认证
符合
零件包装代码
PBGA
包装说明
BGA, BGA208,16X16,40
针数
208
制造商包装代码
BBG208
Reach Compliance Code
compliant
ECCN代码
EAR99
JESD-30 代码
S-PBGA-B208
JESD-609代码
e1
长度
17 mm
湿度敏感等级
3
功能数量
1
端子数量
208
最高工作温度
85 °C
最低工作温度
-40 °C
封装主体材料
PLASTIC/EPOXY
封装代码
BGA
封装等效代码
BGA208,16X16,40
封装形状
SQUARE
封装形式
GRID ARRAY
峰值回流温度(摄氏度)
260
电源
3.3 V
认证状态
Not Qualified
座面最大高度
1.97 mm
最大压摆率
0.73 mA
标称供电电压
3.3 V
表面贴装
YES
电信集成电路类型
PCM TRANSCEIVER
温度等级
INDUSTRIAL
端子面层
Tin/Silver/Copper (Sn/Ag/Cu)
端子形式
BALL
端子节距
1 mm
端子位置
BOTTOM
处于峰值回流温度下的最长时间
30
宽度
17 mm
Base Number Matches
1
文档预览
OCTAL CHANNEL T1/E1/J1 LONG HAUL/
SHORT HAUL LINE INTERFACE UNIT
IDT82V2088
FEATURES:
Eight channel T1/E1/J1 long haul/short haul line interfaces
Supports HPS (Hitless Protection Switching) for 1+1 protection
without external relays
Receiver sensitivity exceeds -36 dB@772KHz and -43 dB@1024
KHz
Programmable T1/E1/J1 switchability allowing one bill of ma-
terial for any line condition
Single 3.3 V power supply with 5 V tolerance on digital interfaces
Meets or exceeds specifications in
-
ANSI T1.102, T1.403 and T1.408
- ITU I.431, G.703,G.736, G.775 and G.823
- ETSI 300-166, 300-233 and TBR 12/13
- AT&T Pub 62411
Per channel software selectable on:
- Wave-shaping templates for short haul and long haul LBO (Line Build
Out)
- Line terminating impedance (T1:100
,
J1:110
E1:75 120 
- Adjustment of arbitrary pulse shape
- JA (Jitter Attenuator) position (receive path or transmit path)
- Single rail/dual rail system interfaces
-
B8ZS/HDB3/AMI line encoding/decoding
- Active edge of transmit clock (TCLK) and receive clock (RCLK)
Active level of transmit data (TDATA) and receive data (RDATA)
Receiver or transmitter power down
High impedance setting for line drivers
PRBS (Pseudo Random Bit Sequence) generation and detection
with 2
15
-1 PRBS polynomials for E1
- QRSS (Quasi Random Sequence Signals) generation and detection
with 2
20
-1 QRSS polynomials for T1/J1
- 16-bit BPV (Bipolar Pulse Violation)/Excess Zero/PRBS or QRSS
error counter
- Analog loopback, Digital loopback, Remote loopback and Inband
loopback
Per channel cable attenuation indication
Adaptive receive sensitivity
Non-intrusive monitoring per ITU G.772 specification
Short circuit protection for line drivers
LOS (Loss Of Signal) & AIS (Alarm Indication Signal) detection
JTAG interface
Supports serial control interface, Motorola and Intel Non-Multi-
plexed interfaces
Package:
IDT82V2088: 208-pin PQFP and 208-pin PBGA
-
-
-
-
DESCRIPTION:
The IDT82V2088 can be configured as an octal T1, octal E1 or octal J1
Line Interface Unit. In receive path, an Adaptive Equalizer is integrated to
remove the distortion introduced by the cable attenuation. The IDT82V2088
also performs clock/data recovery, AMI/B8ZS/HDB3 line decoding and
detects and reports the LOS conditions. In transmit path, there is an AMI/
B8ZS/HDB3 encoder, Waveform Shaper and LBOs. There is one Jitter
Attenuator for each channel, which can be placed in either the receive path
or the transmit path. The Jitter Attenuator can also be disabled. The
IDT82V2088 supports both Single Rail and Dual Rail system interfaces and
both serial and parallel control interfaces. To facilitate the network mainte-
nance, a PRBS/QRSS generation/detection circuit is integrated in each
channel, and different types of loopbacks can be set on a per channel basis.
Four different kinds of line terminating impedance, 75, 100
110 and
120
are
selectable on a per channel basis. The chip also provides driver
short-circuit protection and supports JTAG boundary scanning.
The IDT82V2088 can be used in SDH/SONET, LAN, WAN, Routers,
Wireless Base Stations, IADs, IMAs, IMAPs, Gateways, Frame Relay
Access Devices, CSU/DSU equipment, etc.
The IDT logo is a registered trademark of Integrated Device Technology, Inc.
INDUSTRIAL TEMPERATURE RANGES
1
November 2012
DSC-6043/5
2012 Integrated Device Technology, Inc. All rights reserved.
One of the Eight Identical Channels
LOS/AIS
Detector
RTIPn
RRINGn
LOSn
FUNCTIONAL BLOCK DIAGRAM
RCLKn
RDn/RDPn
CVn/RDNn
Jitter
Attenuator
Data
Slicer
Adaptive
Equalizer
B8ZS/
HDB3/AMI
Decoder
Clock and
Data
Recovery
Receiver
Internal
Termination
PRBS Detector
IBLC Detector
Remote
Loopback
Digital
Loopback
Analog
Loopback
TTIPn
Transmitter
Internal
Termination
TRINGn
OCTAL CHANNEL T1/E1/J1 LONG HAUL/SHORT HAUL LINE INTERFACE UNIT
Figure-1 Block Diagram
2
Microprocessor
Interface
Basic
Control
RST
REF
THZ
SCLKE
INT/MOT
P/S
A[7:0]
D[7:0]
INT
SDO
SDI/R/W/WR
DS/RD
SCLK
CS
MCLKS
TCLKn
TDn/TDPn
TDNn
Jitter
Attenuator
Line
Driver
Waveform
Shaper/LBO
B8ZS/
HDB3/AMI
Encoder
PRBS Generator
IBLC Generator
TAOS
Clock
Generator
JTAG TAP
VDDD
VDDIO
VDDA
VDDT
VDDR
TDO
TDI
TMS
TCK
TRST
G.772
Monitor
MCLK
INDUSTRIAL
TEMPERATURE RANGES
OCTAL CHANNEL T1/E1/J1 LONG HAUL/SHORT HAUL LINE INTERFACE UNIT
INDUSTRIAL
TEMPERATURE RANGES
TABLE OF CONTENTS
1
2
3
IDT82V2088 PIN CONFIGURATIONS .......................................................................................... 8
PIN DESCRIPTION ..................................................................................................................... 10
FUNCTIONAL DESCRIPTION .................................................................................................... 16
3.1
T1/E1/J1 MODE SELECTION .......................................................................................... 16
3.2
TRANSMIT PATH ............................................................................................................. 16
3.2.1 TRANSMIT PATH SYSTEM INTERFACE.............................................................. 16
3.2.2 ENCODER .............................................................................................................. 16
3.2.3 PULSE SHAPER .................................................................................................... 16
3.2.3.1 Preset Pulse Templates .......................................................................... 16
3.2.3.2 LBO (Line Build Out) ............................................................................... 17
3.2.3.3 User-Programmable Arbitrary Waveform ................................................ 17
3.2.4 TRANSMIT PATH LINE INTERFACE..................................................................... 21
3.2.5 TRANSMIT PATH POWER DOWN ........................................................................ 21
3.3
RECEIVE PATH ............................................................................................................... 22
3.3.1 RECEIVE INTERNAL TERMINATION.................................................................... 22
3.3.2 LINE MONITOR ...................................................................................................... 23
3.3.3 ADAPTIVE EQUALIZER......................................................................................... 23
3.3.4 RECEIVE SENSITIVITY ......................................................................................... 23
3.3.5 DATA SLICER ........................................................................................................ 23
3.3.6 CDR (Clock & Data Recovery)................................................................................ 23
3.3.7 DECODER .............................................................................................................. 23
3.3.8 RECEIVE PATH SYSTEM INTERFACE ................................................................ 23
3.3.9 RECEIVE PATH POWER DOWN........................................................................... 23
3.3.10 G.772 NON-INTRUSIVE MONITORING ................................................................ 24
3.4
JITTER ATTENUATOR .................................................................................................... 25
3.4.1 JITTER ATTENUATION FUNCTION DESCRIPTION ............................................ 25
3.4.2 JITTER ATTENUATOR PERFORMANCE ............................................................. 25
3.5
LOS AND AIS DETECTION ............................................................................................. 26
3.5.1 LOS DETECTION ................................................................................................... 26
3.5.2 AIS DETECTION .................................................................................................... 27
3.6
TRANSMIT AND DETECT INTERNAL PATTERNS ........................................................ 28
3.6.1 TRANSMIT ALL ONES ........................................................................................... 28
3.6.2 TRANSMIT ALL ZEROS......................................................................................... 28
3.6.3 PRBS/QRSS GENERATION AND DETECTION.................................................... 28
3.7
LOOPBACK ...................................................................................................................... 28
3.7.1 ANALOG LOOPBACK ............................................................................................ 28
3.7.2 DIGITAL LOOPBACK ............................................................................................. 28
3.7.3 REMOTE LOOPBACK............................................................................................ 28
3.7.4 INBAND LOOPBACK.............................................................................................. 30
3.7.4.1 Transmit Activate/Deactivate Loopback Code......................................... 30
3.7.4.2 Receive Activate/Deactivate Loopback Code.......................................... 30
3.7.4.3 Automatic Remote Loopback .................................................................. 30
3
OCTAL CHANNEL T1/E1/J1 LONG HAUL/SHORT HAUL LINE INTERFACE UNIT
INDUSTRIAL
TEMPERATURE RANGES
3.8
3.9
3.10
3.11
3.12
3.13
3.14
3.15
3.16
4
ERROR DETECTION/COUNTING AND INSERTION ...................................................... 31
3.8.1 DEFINITION OF LINE CODING ERROR ............................................................... 31
3.8.2 ERROR DETECTION AND COUNTING ................................................................ 31
3.8.3 BIPOLAR VIOLATION AND PRBS ERROR INSERTION ...................................... 32
LINE DRIVER FAILURE MONITORING ........................................................................... 32
MCLK AND TCLK ............................................................................................................. 33
3.10.1 MASTER CLOCK (MCLK) ...................................................................................... 33
3.10.2 TRANSMIT CLOCK (TCLK).................................................................................... 33
MICROCONTROLLER INTERFACES ............................................................................. 34
3.11.1 PARALLEL MICROCONTROLLER INTERFACE................................................... 34
3.11.2 SERIAL MICROCONTROLLER INTERFACE ........................................................ 34
INTERRUPT HANDLING .................................................................................................. 35
GENERAL PURPOSE I/O ................................................................................................ 36
5V TOLERANT I/O PINS .................................................................................................. 36
RESET OPERATION ........................................................................................................ 36
POWER SUPPLY ............................................................................................................. 36
PROGRAMMING INFORMATION .............................................................................................. 37
4.1
REGISTER LIST AND MAP ............................................................................................. 37
4.2
REGISTER DESCRIPTION .............................................................................................. 39
4.2.1 GLOBAL REGISTERS............................................................................................ 39
4.2.2 JITTER ATTENUATION CONTROL REGISTER ................................................... 41
4.2.3 TRANSMIT PATH CONTROL REGISTERS........................................................... 41
4.2.4 RECEIVE PATH CONTROL REGISTERS ............................................................. 43
4.2.5 NETWORK DIAGNOSTICS CONTROL REGISTERS ........................................... 45
4.2.6 INTERRUPT CONTROL REGISTERS ................................................................... 48
4.2.7 LINE STATUS REGISTERS ................................................................................... 51
4.2.8 INTERRUPT STATUS REGISTERS ...................................................................... 54
4.2.9 COUNTER REGISTERS ........................................................................................ 55
4.2.10 TRANSMIT AND RECEIVE TERMINATION REGISTER ....................................... 56
IEEE STD 1149.1 JTAG TEST ACCESS PORT ........................................................................ 57
5.1
JTAG INSTRUCTIONS AND INSTRUCTION REGISTER ............................................... 58
5.2
JTAG DATA REGISTER ................................................................................................... 58
5.2.1 DEVICE IDENTIFICATION REGISTER (IDR) ........................................................ 58
5.2.2 BYPASS REGISTER (BR)...................................................................................... 58
5.2.3 BOUNDARY SCAN REGISTER (BSR) .................................................................. 58
5.2.4 TEST ACCESS PORT CONTROLLER .................................................................. 59
TEST SPECIFICATIONS ............................................................................................................ 61
MICROCONTROLLER INTERFACE TIMING CHARACTERISTICS ......................................... 73
7.1
SERIAL INTERFACE TIMING .......................................................................................... 73
7.2
PARALLEL INTERFACE TIMING ..................................................................................... 74
5
6
7
4
OCTAL CHANNEL T1/E1/J1 LONG HAUL/SHORT HAUL LINE INTERFACE UNIT
INDUSTRIAL
TEMPERATURE RANGES
LIST OF TABLES
Table-1
Table-2
Table-3
Table-4
Table-5
Table-6
Table-7
Table-8
Table-9
Table-10
Table-11
Table-12
Table-13
Table-14
Table-15
Table-16
Table-17
Table-18
Table-19
Table-20
Table-21
Table-22
Table-23
Table-24
Table-25
Table-26
Table-27
Table-28
Table-29
Table-30
Table-31
Table-32
Table-33
Table-34
Table-35
Table-36
Table-37
Table-38
Table-39
Table-40
Pin Description ..............................................................................................................
Transmit Waveform Value For E1 75
........................................................................
Transmit Waveform Value For E1 120
......................................................................
Transmit Waveform Value For T1 0~133 ft...................................................................
Transmit Waveform Value For T1 133~266 ft...............................................................
Transmit Waveform Value For T1 266~399 ft...............................................................
Transmit Waveform Value For T1 399~533 ft...............................................................
Transmit Waveform Value For T1 533~655 ft...............................................................
Transmit Waveform Value For J1 0~655 ft ...................................................................
Transmit Waveform Value For DS1 0 dB LBO..............................................................
Transmit Waveform Value For DS1 -7.5 dB LBO .........................................................
Transmit Waveform Value For DS1 -15.0 dB LBO .......................................................
Transmit Waveform Value For DS1 -22.5 dB LBO .......................................................
Impedance Matching for Transmitter ............................................................................
Impedance Matching for Receiver ................................................................................
Criteria of Starting Speed Adjustment...........................................................................
LOS Declare and Clear Criteria for Short Haul Mode ...................................................
LOS Declare and Clear Criteria for Long Haul Mode....................................................
AIS Condition ................................................................................................................
Criteria for Setting/Clearing the PRBS_S Bit ................................................................
EXZ Definition ...............................................................................................................
Interrupt Event...............................................................................................................
Global Register List and Map........................................................................................
Per Channel Register List and Map ..............................................................................
ID: Chip Revision Register ............................................................................................
RST: Reset Register .....................................................................................................
GCF0: Global Configuration Register 0 ........................................................................
GCF1: Global Configuration Register 1 ........................................................................
INTCH: Interrupt Channel Indication Register...............................................................
GPIO: General Purpose IO Pin Definition Register.......................................................
JACF: Jitter Attenuator Configuration Register .............................................................
TCF0: Transmitter Configuration Register 0 .................................................................
TCF1: Transmitter Configuration Register 1 .................................................................
TCF2: Transmitter Configuration Register 2 .................................................................
TCF3: Transmitter Configuration Register 3 .................................................................
TCF4: Transmitter Configuration Register 4 .................................................................
RCF0: Receiver Configuration Register 0.....................................................................
RCF1: Receiver Configuration Register 1.....................................................................
RCF2: Receiver Configuration Register 2.....................................................................
MAINT0: Maintenance Function Control Register 0......................................................
5
10
18
18
18
18
19
19
19
19
20
20
20
20
21
22
25
26
27
27
28
31
35
37
38
39
39
39
40
40
40
41
41
42
42
43
43
43
44
45
45
查看更多>
参数对比
与82V2088BBG相近的元器件有:82V2088BB、82V2088DRG。描述及对比如下:
型号 82V2088BBG 82V2088BB 82V2088DRG
描述 Telecom Interface ICs OCTAL LH LIU Telecom Interface ICs OCTAL LH LIU Telecom Interface ICs OCTAL LH LIU
是否无铅 不含铅 含铅 不含铅
是否Rohs认证 符合 不符合 符合
零件包装代码 PBGA BGA PQFP
包装说明 BGA, BGA208,16X16,40 BGA, BGA208,16X16,40 FQFP, QFP208,1.2SQ,20
针数 208 208 208
Reach Compliance Code compliant not_compliant compliant
ECCN代码 EAR99 EAR99 EAR99
JESD-30 代码 S-PBGA-B208 S-PBGA-B208 S-PQFP-G208
JESD-609代码 e1 e0 e3
长度 17 mm 17 mm 28 mm
湿度敏感等级 3 3 3
功能数量 1 1 1
端子数量 208 208 208
最高工作温度 85 °C 85 °C 85 °C
最低工作温度 -40 °C -40 °C -40 °C
封装主体材料 PLASTIC/EPOXY PLASTIC/EPOXY PLASTIC/EPOXY
封装代码 BGA BGA FQFP
封装等效代码 BGA208,16X16,40 BGA208,16X16,40 QFP208,1.2SQ,20
封装形状 SQUARE SQUARE SQUARE
封装形式 GRID ARRAY GRID ARRAY FLATPACK, FINE PITCH
峰值回流温度(摄氏度) 260 225 260
电源 3.3 V 3.3 V 3.3 V
认证状态 Not Qualified Not Qualified Not Qualified
座面最大高度 1.97 mm 1.97 mm 4.07 mm
最大压摆率 0.73 mA 0.73 mA 0.73 mA
标称供电电压 3.3 V 3.3 V 3.3 V
表面贴装 YES YES YES
电信集成电路类型 PCM TRANSCEIVER PCM TRANSCEIVER PCM TRANSCEIVER
温度等级 INDUSTRIAL INDUSTRIAL INDUSTRIAL
端子面层 Tin/Silver/Copper (Sn/Ag/Cu) Tin/Lead (Sn63Pb37) Matte Tin (Sn)
端子形式 BALL BALL GULL WING
端子节距 1 mm 1 mm 0.5 mm
端子位置 BOTTOM BOTTOM QUAD
处于峰值回流温度下的最长时间 30 20 30
宽度 17 mm 17 mm 28 mm
Brand Name Integrated Device Technology - Integrated Device Technology
制造商包装代码 BBG208 - DRG208
厂商名称 - IDT (Integrated Device Technology) IDT (Integrated Device Technology)
热门器件
热门资源推荐
器件捷径:
00 01 02 03 04 05 06 07 08 09 0A 0C 0F 0J 0L 0M 0R 0S 0T 0Z 10 11 12 13 14 15 16 17 18 19 1A 1B 1C 1D 1E 1F 1H 1K 1M 1N 1P 1S 1T 1V 1X 1Z 20 21 22 23 24 25 26 27 28 29 2A 2B 2C 2D 2E 2F 2G 2K 2M 2N 2P 2Q 2R 2S 2T 2W 2Z 30 31 32 33 34 35 36 37 38 39 3A 3B 3C 3D 3E 3F 3G 3H 3J 3K 3L 3M 3N 3P 3R 3S 3T 3V 40 41 42 43 44 45 46 47 48 49 4A 4B 4C 4D 4M 4N 4P 4S 4T 50 51 52 53 54 55 56 57 58 59 5A 5B 5C 5E 5G 5H 5K 5M 5N 5P 5S 5T 5V 60 61 62 63 64 65 66 67 68 69 6A 6C 6E 6F 6M 6N 6P 6R 6S 6T 70 71 72 73 74 75 76 77 78 79 7A 7B 7C 7M 7N 7P 7Q 7V 7W 7X 80 81 82 83 84 85 86 87 88 89 8A 8D 8E 8L 8N 8P 8S 8T 8W 8Y 8Z 90 91 92 93 94 95 96 97 98 99 9A 9B 9C 9D 9F 9G 9H 9L 9S 9T 9W
需要登录后才可以下载。
登录取消