首页 > 器件类别 > 电信电路

82V3280EQG8

TQFP-100, Reel

器件类别:电信电路   

厂商名称:IDT (Integrated Device Technology)

器件标准:  

下载文档
82V3280EQG8 在线购买

供应商:

器件:82V3280EQG8

价格:-

最低购买:-

库存:点击查看

点击购买

器件参数
参数名称
属性值
Brand Name
Integrated Device Technology
是否无铅
不含铅
是否Rohs认证
符合
厂商名称
IDT (Integrated Device Technology)
零件包装代码
TQFP
包装说明
TQFP-100
针数
100
制造商包装代码
EQG100
Reach Compliance Code
compliant
Samacsys Confidence
3
Samacsys Status
Released
Samacsys PartID
2334113
Samacsys Pin Count
101
Samacsys Part Category
Integrated Circuit
Samacsys Package Category
Quad Flat Packages
Samacsys Footprint Name
eqg100
Samacsys Released Date
2020-01-30 03:27:24
Is Samacsys
N
JESD-30 代码
S-PDSO-G100
JESD-609代码
e3
长度
14 mm
湿度敏感等级
3
功能数量
1
端子数量
100
最高工作温度
85 °C
最低工作温度
-40 °C
封装主体材料
PLASTIC/EPOXY
封装代码
LSSOP
封装形状
SQUARE
封装形式
SMALL OUTLINE, LOW PROFILE, SHRINK PITCH
峰值回流温度(摄氏度)
260
座面最大高度
1.6 mm
标称供电电压
3.3 V
表面贴装
YES
电信集成电路类型
TELECOM CIRCUIT
温度等级
INDUSTRIAL
端子面层
Tin (Sn)
端子形式
GULL WING
端子节距
0.5 mm
端子位置
DUAL
处于峰值回流温度下的最长时间
NOT SPECIFIED
宽度
14 mm
Base Number Matches
1
文档预览
WAN PLL
IDT82V3280
NRND - Not Recommend for New Designs
FOR REPLACEMENT DEVICE USE IDT82V3280A
Version 7
April 15, 2015
6024 Silver Creek Valley Road, San Jose, CA 95138
Telephone: (800) 345-7015 • TWX: 910-338-2070 • FAX: (408) 284-2775
Printed in U.S.A.
© 2009 Integrated Device Technology, Inc.
DISCLAIMER
Integrated Device Technology, Inc. reserves the right to make changes to its products or specifications at any time, without notice, in order to improve design or performance and to supply the best pos-
sible product. IDT does not assume any responsibility for use of any circuitry described other than the circuitry embodied in an IDT product. The Company makes no representations that circuitry
described herein is free from patent infringement or other rights of third parties which may result from its use. No license is granted by implication or otherwise under any patent, patent rights or other
rights, of Integrated Device Technology, Inc.
LIFE SUPPORT POLICY
Integrated Device Technology's products are not authorized for use as critical components in life support devices or systems unless a specific written agreement pertaining to such intended use is exe-
cuted between the manufacturer and an officer of IDT.
1. Life support devices or systems are devices or systems which (a) are intended for surgical implant into the body or (b) support or sustain life and whose failure to perform, when properly used in
accordance with instructions for use provided in the labeling, can be reasonably expected to result in a significant injury to the user.
2. A critical component is any components of a life support device or system whose failure to perform can be reasonably expected to cause the failure of the life support device or system, or to affect its
safety or effectiveness.
Table of Contents
NRND - Not Recommend for New Designs
FEATURES .............................................................................................................................................................................. 9
HIGHLIGHTS.................................................................................................................................................................................................... 9
MAIN FEATURES ............................................................................................................................................................................................ 9
OTHER FEATURES ......................................................................................................................................................................................... 9
APPLICATIONS....................................................................................................................................................................... 9
DESCRIPTION....................................................................................................................................................................... 10
FUNCTIONAL BLOCK DIAGRAM ........................................................................................................................................ 11
1 PIN ASSIGNMENT ........................................................................................................................................................... 12
2 PIN DESCRIPTION .......................................................................................................................................................... 13
3 FUNCTIONAL DESCRIPTION ......................................................................................................................................... 19
RESET ........................................................................................................................................................................................................... 19
MASTER CLOCK .......................................................................................................................................................................................... 19
INPUT CLOCKS & FRAME SYNC SIGNAL ................................................................................................................................................. 20
3.3.1 Input Clocks .................................................................................................................................................................................... 20
3.3.2 Frame SYNC Input Signals ............................................................................................................................................................ 20
3.4 INPUT CLOCK PRE-DIVIDER ...................................................................................................................................................................... 21
3.5 INPUT CLOCK QUALITY MONITORING ..................................................................................................................................................... 23
3.5.1 LOS Monitoring .............................................................................................................................................................................. 23
3.5.2 Activity Monitoring ......................................................................................................................................................................... 23
3.5.3 Frequency Monitoring ................................................................................................................................................................... 24
3.6 T0 / T4 DPLL INPUT CLOCK SELECTION .................................................................................................................................................. 25
3.6.1 External Fast Selection (T0 only) .................................................................................................................................................. 25
3.6.2 Forced Selection ............................................................................................................................................................................ 26
3.6.3 Automatic Selection ....................................................................................................................................................................... 26
3.7 SELECTED INPUT CLOCK MONITORING .................................................................................................................................................. 27
3.7.1 T0 / T4 DPLL Locking Detection ................................................................................................................................................... 27
3.7.1.1 Fast Loss .......................................................................................................................................................................... 27
3.7.1.2 Coarse Phase Loss .......................................................................................................................................................... 27
3.7.1.3 Fine Phase Loss ............................................................................................................................................................... 27
3.7.1.4 Hard Limit Exceeding ....................................................................................................................................................... 27
3.7.2 Locking Status ............................................................................................................................................................................... 27
3.7.3 Phase Lock Alarm (T0 only) .......................................................................................................................................................... 28
3.8 SELECTED INPUT CLOCK SWITCH ........................................................................................................................................................... 29
3.8.1 Input Clock Validity ........................................................................................................................................................................ 29
3.8.2 Selected Input Clock Switch ......................................................................................................................................................... 29
3.8.2.1 Revertive Switch ............................................................................................................................................................... 29
3.8.2.2 Non-Revertive Switch (T0 only) ........................................................................................................................................ 30
3.8.3 Selected / Qualified Input Clocks Indication ................................................................................................................................ 30
3.9 SELECTED INPUT CLOCK STATUS VS. DPLL OPERATING MODE ....................................................................................................... 31
3.9.1 T0 Selected Input Clock vs. DPLL Operating Mode .................................................................................................................... 31
3.9.2 T4 Selected Input Clock vs. DPLL Operating Mode .................................................................................................................... 33
3.10 T0 / T4 DPLL OPERATING MODE ............................................................................................................................................................... 34
3.10.1 T0 DPLL Operating Mode .............................................................................................................................................................. 34
3.10.1.1 Free-Run Mode ................................................................................................................................................................ 34
3.10.1.2 Pre-Locked Mode ............................................................................................................................................................. 34
3.10.1.3 Locked Mode .................................................................................................................................................................... 34
3.1
3.2
3.3
Table of Contents
3
April 15, 2015
IDT82V3280
WAN PLL
3.11
3.12
3.13
3.14
3.15
3.16
3.17
4.1
5.1
5.2
5.3
5.4
5.5
4 TYPICAL APPLICATION ................................................................................................................................................. 47
MASTER / SLAVE APPLICATION ............................................................................................................................................................... 47
EPROM MODE .............................................................................................................................................................................................. 49
MULTIPLEXED MODE .................................................................................................................................................................................. 50
INTEL MODE ................................................................................................................................................................................................. 52
MOTOROLA MODE ...................................................................................................................................................................................... 54
SERIAL MODE .............................................................................................................................................................................................. 56
3.10.1.3.1 Temp-Holdover Mode .................................................................................................................................... 34
3.10.1.4 Lost-Phase Mode ............................................................................................................................................................. 34
3.10.1.5 Holdover Mode ................................................................................................................................................................. 34
3.10.1.5.1 Automatic Instantaneous ............................................................................................................................... 35
3.10.1.5.2 Automatic Slow Averaged ............................................................................................................................. 35
3.10.1.5.3 Automatic Fast Averaged .............................................................................................................................. 35
3.10.1.5.4 Manual ........................................................................................................................................................... 35
3.10.1.5.5 Holdover Frequency Offset Read .................................................................................................................. 35
3.10.1.6 Pre-Locked2 Mode ........................................................................................................................................................... 35
3.10.2 T4 DPLL Operating Mode .............................................................................................................................................................. 35
3.10.2.1 Free-Run Mode ................................................................................................................................................................ 35
3.10.2.2 Locked Mode .................................................................................................................................................................... 35
3.10.2.3 Holdover Mode ................................................................................................................................................................. 35
T0 / T4 DPLL OUTPUT ................................................................................................................................................................................. 37
3.11.1 PFD Output Limit ............................................................................................................................................................................ 37
3.11.2 Frequency Offset Limit .................................................................................................................................................................. 37
3.11.3 PBO (T0 only) ................................................................................................................................................................................. 37
3.11.4 Phase Offset Selection (T0 only) .................................................................................................................................................. 37
3.11.5 Four Paths of T0 / T4 DPLL Outputs ............................................................................................................................................. 37
3.11.5.1 T0 Path ............................................................................................................................................................................. 37
3.11.5.2 T4 Path ............................................................................................................................................................................. 38
T0 / T4 APLL ................................................................................................................................................................................................. 39
OUTPUT CLOCKS & FRAME SYNC SIGNALS ........................................................................................................................................... 39
3.13.1 Output Clocks ................................................................................................................................................................................. 39
3.13.2 Frame SYNC Output Signals ......................................................................................................................................................... 42
MASTER / SLAVE CONFIGURATION ......................................................................................................................................................... 44
INTERRUPT SUMMARY ............................................................................................................................................................................... 45
T0 AND T4 SUMMARY ................................................................................................................................................................................. 45
POWER SUPPLY FILTERING TECHNIQUES ............................................................................................................................................. 46
5 MICROPROCESSOR INTERFACE .................................................................................................................................. 48
6 JTAG ................................................................................................................................................................................ 58
7 PROGRAMMING INFORMATION .................................................................................................................................... 59
7.1
7.2
REGISTER MAP ............................................................................................................................................................................................ 59
REGISTER DESCRIPTION ........................................................................................................................................................................... 65
7.2.1 Global Control Registers ............................................................................................................................................................... 65
7.2.2 Interrupt Registers ......................................................................................................................................................................... 74
7.2.3 Input Clock Frequency & Priority Configuration Registers ....................................................................................................... 79
7.2.4 Input Clock Quality Monitoring Configuration & Status Registers ......................................................................................... 102
7.2.5 T0 / T4 DPLL Input Clock Selection Registers ........................................................................................................................... 116
7.2.6 T0 / T4 DPLL State Machine Control Registers ......................................................................................................................... 120
7.2.7 T0 / T4 DPLL & APLL Configuration Registers .......................................................................................................................... 122
7.2.8 Output Configuration Registers .................................................................................................................................................. 136
7.2.9 PBO & Phase Offset Control Registers ...................................................................................................................................... 146
7.2.10 Synchronization Configuration Registers ................................................................................................................................. 148
JUNCTION TEMPERATURE ...................................................................................................................................................................... 149
8 THERMAL MANAGEMENT ........................................................................................................................................... 149
8.1
Table of Contents
4
April 15, 2015
IDT82V3280
WAN PLL
9 ELECTRICAL SPECIFICATIONS .................................................................................................................................. 151
9.1
9.2
9.3
8.2
8.3
8.4
EXAMPLE OF JUNCTION TEMPERATURE CALCULATION ................................................................................................................... 149
HEATSINK EVALUATION .......................................................................................................................................................................... 149
TQFP EPAD THERMAL RELEASE PATH ................................................................................................................................................. 150
ABSOLUTE MAXIMUM RATING ................................................................................................................................................................ 151
RECOMMENDED OPERATION CONDITIONS .......................................................................................................................................... 151
I/O SPECIFICATIONS ................................................................................................................................................................................. 152
9.3.1 AMI Input / Output Port ................................................................................................................................................................ 152
9.3.1.1 Structure ......................................................................................................................................................................... 152
9.3.1.2 I/O Level ......................................................................................................................................................................... 152
9.3.1.3 Over-Voltage Protection ................................................................................................................................................. 154
9.3.2 CMOS Input / Output Port ............................................................................................................................................................ 154
9.3.3 PECL / LVDS Input / Output Port ................................................................................................................................................ 155
9.3.3.1 PECL Input / Output Port ................................................................................................................................................ 155
9.3.3.2 LVDS Input / Output Port ................................................................................................................................................ 157
9.3.3.3 Single-Ended Input for Differential Input ........................................................................................................................ 158
JITTER & WANDER PERFORMANCE ....................................................................................................................................................... 159
OUTPUT WANDER GENERATION ............................................................................................................................................................ 162
INPUT / OUTPUT CLOCK TIMING ............................................................................................................................................................. 163
OUTPUT CLOCK TIMING ........................................................................................................................................................................... 164
PACKAGE DIMENSIONS.................................................................................................................................................... 169
ORDERING INFORMATION................................................................................................................................................ 172
9.4
9.5
9.6
9.7
Table of Contents
5
April 15, 2015
查看更多>
参数对比
与82V3280EQG8相近的元器件有:82V3280PF。描述及对比如下:
型号 82V3280EQG8 82V3280PF
描述 TQFP-100, Reel TQFP-100, Tray
Brand Name Integrated Device Technology Integrated Device Technology
是否无铅 不含铅 含铅
是否Rohs认证 符合 不符合
厂商名称 IDT (Integrated Device Technology) IDT (Integrated Device Technology)
零件包装代码 TQFP TQFP
包装说明 TQFP-100 TQFP-100
针数 100 100
制造商包装代码 EQG100 PN100
Reach Compliance Code compliant not_compliant
Is Samacsys N N
JESD-30 代码 S-PDSO-G100 S-PQFP-G100
JESD-609代码 e3 e0
长度 14 mm 14 mm
湿度敏感等级 3 3
功能数量 1 1
端子数量 100 100
最高工作温度 85 °C 85 °C
最低工作温度 -40 °C -40 °C
封装主体材料 PLASTIC/EPOXY PLASTIC/EPOXY
封装代码 LSSOP LFQFP
封装形状 SQUARE SQUARE
封装形式 SMALL OUTLINE, LOW PROFILE, SHRINK PITCH FLATPACK, LOW PROFILE, FINE PITCH
峰值回流温度(摄氏度) 260 240
座面最大高度 1.6 mm 1.6 mm
标称供电电压 3.3 V 3.3 V
表面贴装 YES YES
电信集成电路类型 TELECOM CIRCUIT TELECOM CIRCUIT
温度等级 INDUSTRIAL INDUSTRIAL
端子面层 Tin (Sn) Tin/Lead (Sn85Pb15)
端子形式 GULL WING GULL WING
端子节距 0.5 mm 0.5 mm
端子位置 DUAL QUAD
处于峰值回流温度下的最长时间 NOT SPECIFIED 20
宽度 14 mm 14 mm
Base Number Matches 1 1
热门器件
热门资源推荐
器件捷径:
00 01 02 03 04 05 06 07 08 09 0A 0C 0F 0J 0L 0M 0R 0S 0T 0Z 10 11 12 13 14 15 16 17 18 19 1A 1B 1C 1D 1E 1F 1H 1K 1M 1N 1P 1S 1T 1V 1X 1Z 20 21 22 23 24 25 26 27 28 29 2A 2B 2C 2D 2E 2F 2G 2K 2M 2N 2P 2Q 2R 2S 2T 2W 2Z 30 31 32 33 34 35 36 37 38 39 3A 3B 3C 3D 3E 3F 3G 3H 3J 3K 3L 3M 3N 3P 3R 3S 3T 3V 40 41 42 43 44 45 46 47 48 49 4A 4B 4C 4D 4M 4N 4P 4S 4T 50 51 52 53 54 55 56 57 58 59 5A 5B 5C 5E 5G 5H 5K 5M 5N 5P 5S 5T 5V 60 61 62 63 64 65 66 67 68 69 6A 6C 6E 6F 6M 6N 6P 6R 6S 6T 70 71 72 73 74 75 76 77 78 79 7A 7B 7C 7M 7N 7P 7Q 7V 7W 7X 80 81 82 83 84 85 86 87 88 89 8A 8D 8E 8L 8N 8P 8S 8T 8W 8Y 8Z 90 91 92 93 94 95 96 97 98 99 9A 9B 9C 9D 9F 9G 9H 9L 9S 9T 9W
需要登录后才可以下载。
登录取消