首页 > 器件类别 > 半导体 > 模拟混合信号IC

8N3DV85FC-0104CDI8

IC osc vcxo dual freq 6-clcc

器件类别:半导体    模拟混合信号IC   

厂商名称:IDT(艾迪悌)

厂商官网:http://www.idt.com/

器件标准:  

下载文档
8N3DV85FC-0104CDI8 在线购买

供应商:

器件:8N3DV85FC-0104CDI8

价格:-

最低购买:-

库存:点击查看

点击购买

器件参数
参数名称
属性值
Datasheets
IDT8N3DV85
FemtoClock®
NG Ordering Guide
PCN Assembly/Origi
Passivation Thickness 12/Sep/2013
Standard Package
1,000
Category
Integrated Circuits (ICs)
Family
Clock/Timing - Programmable Timers and Oscillators
系列
Packaging
Tape & Reel (TR)
类型
Type
VCXO
频率
Frequency
425MHz, 425MHz
Voltage - Supply
2.375 V ~ 2.625 V
Current - Supply
120mA
Operating Temperature
-40°C ~ 85°C
封装 / 箱体
Package / Case
6-CLCC
Supplier Device Package
6-CLCC (7x5)
Mounting Type
Surface Mou
Other Names
IDT8N3DV85FC-0104CDI8IDT8N3DV85FC-0104CDI8-ND
文档预览
LVPECL Dual-Frequency
Programmable VCXO
General Description
The IDT8N3DV85 is a LVPECL Dual-Frequency Programmable
VCXO with very flexible frequency and pull-range programming
capabilities. The device uses IDT’s fourth generation FemtoClock
®
NG technology for an optimum of high clock frequency and low
phase noise performance. The device accepts 2.5V or 3.3V supply
and is packaged in a small, lead-free (RoHS 6) 6-lead ceramic 5mm
x 7mm x 1.55mm package.
The device can be factory-programmed to any two frequencies in the
range of 15.476MHz to 866.67MHz and from 975MHz to 1,300MHz
to the very high degree of frequency precision of 218Hz or better.
The output frequency is selected by the FSEL pin. The extended
temperature range supports wireless infrastructure, telecommuni-
cation and networking end equipment requirements.
IDT8N3DV85
DATASHEET
Features
Fourth Generation FemtoClock
®
NG technology
Programmable clock output frequency from 15.476MHz to
866.67MHz and from 975MHz to 1,300MHz
Two factory-programmed output frequencies
VCO frequency programming resolution is 218Hz and better
Factory-programmable VCXO pull range and control voltage
polarity
VCXO pull range programmable from typical ±12.5 to ±787.5ppm
One 2.5V or 3.3V LVPECL clock output
FSEL control input for frequency selection, LVCMOS/LVTTL
compatible
RMS phase jitter @ 622.08MHz (12kHz - 20MHz):0.46ps (typical)
RMS phase jitter @ 622.08MHz (50kHz - 80MHz): 0.47ps (typical)
2.5V or 3.3V supply voltage
-40°C to 85°C ambient operating temperature
Lead-free (RoHS 6) 6-lead ceramic 5mm x 7mm x 1.55mm
package
Block Diagram
OSC
114.285 MHz
2
Pin Assignment
÷P
PFD
&
LPF
FemtoClock
®
NG
VCO
1950-2600MHz
VC
1
2
3
6
5
4
V
CC
nQ
Q
÷N
Q
nQ
FSEL
V
EE
÷MINT,
MFRAC
9
VC
Pulldown
A/D
23
Configuration Register (ROM)
(Frequency, Pull range, Polarity)
7
IDT8N3DV85
6-lead ceramic 5mm x 7mm x 1.55mm
package body
CD Package
Top View
FSEL
IDT8N3DV85CCD REVISION A OCTOBER 30, 2013
1
©2013 Integrated Device Technology, Inc.
IDT8N3DV85 Data Sheet
LVPECL DUAL-FREQUENCY PROGRAMMABLE VCXO
Pin Description and Characteristic Tables
Table 1. Pin Descriptions
Number
1
2
3
4, 5
6
Name
VC
FSEL
V
EE
Q, nQ
V
CC
Input
Input
Power
Output
Power
Pulldown
Type
Description
VCXO Control Voltage input.
Frequency select pin. See Table 3A for function. LVCMOS/LVTTL
interface levels.
Negative power supply.
Differential clock output. LVPECL interface levels.
Positive power supply.
NOTE:
Pulldown
refers to internal input resistors. See Table 2,
Pin Characteristics,
for typical values.
Table 2. Pin Characteristics
Symbol
C
IN
R
PULLDOWN
Parameter
Input Capacitance
FSEL
VC
Test Conditions
Minimum
Typical
5.5
10
50
Maximum
Units
pF
pF
k
Input Pulldown Resistor
IDT8N3DV85CCD REVISION A OCTOBER 30, 2013
2
©2013 Integrated Device Technology, Inc.
IDT8N3DV85 Data Sheet
LVPECL DUAL-FREQUENCY PROGRAMMABLE VCXO
Function Tables
Table 3A. Frequency Selection
Input
FSEL
0 (default)
1
Operation
Frequency 0
Frequency 1
NOTE: Frequency 0 and 1 are factory-programmed by IDT. Any frequency combination within the available frequency range can be ordered.
For order information, see
FemtoClock NG Ceramic-Package XO and VCXO Ordering Product Information
document. .
Table 3B. Output Frequency Range
15.476MHz to 866.67MHz
975MHz to 1,300MHz
NOTE: Supported output frequency range. The output frequency can be programmed to any frequency in this range and to a precision of
218Hz or better.
IDT8N3DV85CCD REVISION A OCTOBER 30, 2013
3
©2013 Integrated Device Technology, Inc.
IDT8N3DV85 Data Sheet
LVPECL DUAL-FREQUENCY PROGRAMMABLE VCXO
Principles of Operation
The block diagram consists of the internal 3rd overtone crystal and
oscillator which provide the reference clock f
XTAL
of 114.285MHz.
The PLL includes the FemtoClock
®
VCO along with the Pre-divider
(P), the feedback divider (M) and the post divider (N). The
P, M,
and
N
dividers determine the output frequency based on the f
XTAL
reference. The feedback divider is fractional supporting a huge
number of output frequencies. Internal registers are used to hold up
to two different factory pre-set configuration settings. The
configuration is selected via the FSEL pin. Changing the FSEL
control results in an immediate change of the output frequency to the
selected register values. The
P, M,
and
N
frequency configurations
support an output frequency range 15.476MHz to 866.67MHz and
975MHz to 1,300MHz.
The devices use the fractional feedback divider with a delta-sigma
modulator for noise shaping and robust frequency synthesis
capability. The relatively high reference frequency minimizes phase
noise generated by frequency multiplication and allows more efficient
shaping of noise by the delta-sigma modulator. The output frequency
is determined by the 2-bit pre-divider (P), the feedback divider (M)
and the 7-bit post divider (N). The feedback divider (M) consists of
both a 7-bit integer portion (MINT) and an 18-bit fractional portion
(MFRAC) and provides the means for high-resolution frequency
generation. The output frequency f
OUT
is calculated by:
1
MFRAC
+ 0.5
-
f OUT
=
f XTAL
------------
MINT
+
------------------------------------
P
N
18
2
Frequency Configuration
An order code is assigned to each frequency configuration and the
VCXO pull-range programmed by the factory (default frequencies).
For more information on the available default frequencies and order
codes, please see the Ordering Information Section in this document.
For available order codes, see the
FemtoClock NG
Ceramic-Package XO and VCXO Ordering Product Information
document.
For more information on programming capabilities of the device for
custom frequency and pull-range configurations, see the
FemtoClock
NG Ceramic 5x7 Module Programming Guide.
(1)
Table 3A. Frequency Selection
Input
FSEL
0 (default)
1
Selects
Frequency 0
Frequency 1
IDT8N3DV85CCD REVISION A OCTOBER 30, 2013
4
©2013 Integrated Device Technology, Inc.
IDT8N3DV85 Data Sheet
LVPECL DUAL-FREQUENCY PROGRAMMABLE VCXO
Absolute Maximum Ratings
NOTE: Stresses beyond those listed under
Absolute Maximum Ratings
may cause permanent damage to the device. These ratings are stress
specifications only. Functional operation of product at these conditions or any conditions beyond those listed in the
DC Characteristics or AC
Characteristics
is not implied. Exposure to absolute maximum rating conditions for extended periods may affect product reliability.
Item
Supply Voltage, V
CC
Inputs, V
I
Outputs, I
O
Continuous Current
Surge Current
Package Thermal Impedance,
JA
Storage Temperature, T
STG
Rating
3.71V
-0.5V to V
CC
+ 0.5V
50mA
100mA
49.4C/W (0 mps)
-65C to 150C
DC Electrical Characteristics
Table 4A. Power Supply DC Characteristics,
V
CC
=
3.3V ± 5%, V
EE
=
0V, T
A
= -40°C to 85°C
Symbol
V
CC
I
EE
Parameter
Power Supply Voltage
Power Supply Current
Test Conditions
Minimum
3.135
Typical
3.3
130
Maximum
3.465
160
Units
V
mA
Table 4B. Power Supply DC Characteristics,
V
CC
=
2.5V ± 5%, V
EE
=
0V, T
A
= -40°C to 85°C
Symbol
V
CC
I
EE
Parameter
Power Supply Voltage
Power Supply Current
Test Conditions
Minimum
2.375
Typical
2.5
120
Maximum
2.625
155
Units
V
mA
Table 4C. LVPECL DC Characteristics,
V
CC
= 3.3V ± 5%, V
EE
=
0V, T
A
= -40°C to 85°C
Symbol
V
OH
V
OL
V
SWING
Parameter
Output High Voltage; NOTE 1
Output Low Voltage; NOTE 1
Peak-to-Peak Output Voltage Swing
Test Conditions
Minimum
V
CC
– 1.4
V
CC
– 2.0
0.6
Typical
Maximum
V
CC
– 0.9
V
CC
– 1.7
1.0
Units
V
V
V
NOTE 1: Outputs terminated with 50
to V
CC
– 2V.
Table 4D. LVPECL DC Characteristics,
V
CC
= 2.5V ± 5%, V
EE
=
0V, T
A
= -40°C to 85°C
Symbol
V
OH
V
OL
V
SWING
Parameter
Output High Voltage; NOTE 1
Output Low Voltage; NOTE 1
Peak-to-Peak Output Voltage Swing
Test Conditions
Minimum
V
CC
– 1.4
V
CC
– 2.0
0.4
Typical
Maximum
V
CC
– 0.9
V
CC
– 1.5
1.0
Units
V
V
V
NOTE 1: Outputs terminated with 50
to V
CC
– 2V.
IDT8N3DV85CCD REVISION A OCTOBER 30, 2013
5
©2013 Integrated Device Technology, Inc.
查看更多>
基于AT89C51的湿度检测系统设计与研究
本帖最后由 paulhyde 于 2014-9-15 08:57 编辑 基于AT89C51的湿度...
xfh168168 电子竞赛
SOURCES书写问题。。
看门狗驱动程序 程序部分: PHYSICAL_ADDRESS RegP...
KENLAA 嵌入式系统
FTF印象_4
名字很有吸引力的一个报告(Designint the \"impossible\" Tablet)...
kernelpanic NXP MCU
晒WEBENCH设计的过程 + 24V供电BLDC驱动器电源架构设计
本帖最后由 fengye5340 于 2014-7-9 13:49 编辑 一、方案介绍: ...
fengye5340 模拟与混合信号
zigbee2007栈协议EW8051-9301版本
如题zigbee2007栈协议,EW8051-9301版本能匹配吗? 结果。。。。。错误 求...
Hboy RF/无线
暑期酷学,专为在校生打造!!!
在校学生们,希望在这里,将你最想了解的问题列出来。我们将选择其中最有代表性的问题,集论坛坛友之力量,...
soso 活动列表
热门器件
热门资源推荐
器件捷径:
00 01 02 03 04 05 06 07 08 09 0A 0C 0F 0J 0L 0M 0R 0S 0T 0Z 10 11 12 13 14 15 16 17 18 19 1A 1B 1C 1D 1E 1F 1H 1K 1M 1N 1P 1S 1T 1V 1X 1Z 20 21 22 23 24 25 26 27 28 29 2A 2B 2C 2D 2E 2F 2G 2K 2M 2N 2P 2Q 2R 2S 2T 2W 2Z 30 31 32 33 34 35 36 37 38 39 3A 3B 3C 3D 3E 3F 3G 3H 3J 3K 3L 3M 3N 3P 3R 3S 3T 3V 40 41 42 43 44 45 46 47 48 49 4A 4B 4C 4D 4M 4N 4P 4S 4T 50 51 52 53 54 55 56 57 58 59 5A 5B 5C 5E 5G 5H 5K 5M 5N 5P 5S 5T 5V 60 61 62 63 64 65 66 67 68 69 6A 6C 6E 6F 6M 6N 6P 6R 6S 6T 70 71 72 73 74 75 76 77 78 79 7A 7B 7C 7M 7N 7P 7Q 7V 7W 7X 80 81 82 83 84 85 86 87 88 89 8A 8D 8E 8L 8N 8P 8S 8T 8W 8Y 8Z 90 91 92 93 94 95 96 97 98 99 9A 9B 9C 9D 9F 9G 9H 9L 9S 9T 9W
需要登录后才可以下载。
登录取消