首页 > 器件类别 > 逻辑 > 逻辑

935282015112

Serial In Parallel Out, HCT Series, 8-Bit, Right Direction, True Output, CMOS, PDSO16

器件类别:逻辑    逻辑   

厂商名称:Nexperia

厂商官网:https://www.nexperia.com

器件标准:

下载文档
器件参数
参数名称
属性值
是否Rohs认证
符合
包装说明
SSOP,
Reach Compliance Code
compliant
计数方向
RIGHT
系列
HCT
JESD-30 代码
R-PDSO-G16
JESD-609代码
e4
长度
6.2 mm
逻辑集成电路类型
SERIAL IN PARALLEL OUT
湿度敏感等级
1
位数
8
功能数量
1
端子数量
16
最高工作温度
125 °C
最低工作温度
-40 °C
输出极性
TRUE
封装主体材料
PLASTIC/EPOXY
封装代码
SSOP
封装形状
RECTANGULAR
封装形式
SMALL OUTLINE, SHRINK PITCH
传播延迟(tpd)
15.1 ns
座面最大高度
2 mm
最大供电电压 (Vsup)
5.5 V
最小供电电压 (Vsup)
2 V
标称供电电压 (Vsup)
5 V
表面贴装
YES
技术
CMOS
温度等级
AUTOMOTIVE
端子面层
Nickel/Palladium/Gold (Ni/Pd/Au)
端子形式
GULL WING
端子节距
0.65 mm
端子位置
DUAL
触发器类型
POSITIVE EDGE
宽度
5.3 mm
最小 fmax
90 MHz
Base Number Matches
1
文档预览
74AHC594; 74AHCT594
8-bit shift register with output register
Rev. 02 — 9 June 2008
Product data sheet
1. General description
The 74AHC594; 74AHCT594 is a high-speed Si-gate CMOS device and is pin compatible
with Low-Power Schottky TTL (LSTTL). It is specified in compliance with JEDEC standard
No. 7-A.
The 74AHC594; 74AHCT594 is an 8-bit, non-inverting, serial-in, parallel-out shift register
that feeds an 8-bit D-type storage register. Separate clocks (SHCP and STCP) and direct
overriding clears (SHR and STR) are provided on both the shift and storage registers.
A serial output (Q7S) is provided for cascading purposes.
Both the shift and storage register clocks are positive-edge triggered. If the user wishes to
connect both clocks together, the shift register will always be one count pulse ahead of the
storage register.
2. Features
I
I
I
I
I
I
I
I
I
Balanced propagation delays
All inputs have Schmitt-trigger actions
Inputs accept voltages higher than V
CC
Wide supply voltage range from 2.0 V to 5.5 V
8-bit serial-in, parallel-out shift register with storage
Independent direct overriding clears on shift and storage registers
Independent clocks for shift and storage registers
Latch-up performance exceeds 100 mA per JESD78 Class II
Input levels:
N
For 74AHC594: CMOS level
N
For 74AHCT594: TTL level
I
ESD protection:
N
HBM EIA/JESD22-A114E exceeds 2000 V
N
MM EIA/JESD22-A115-A exceeds 200 V
N
CDM EIA/JESD22-C101C exceeds 1000 V
I
Multiple package options
I
Specified from
−40 °C
to +85
°C
and from
−40 °C
to +125
°C
3. Applications
I
Serial-to parallel data conversion
I
Remote control holding register
NXP Semiconductors
74AHC594; 74AHCT594
8-bit shift register with output register
4. Ordering information
Table 1.
Ordering information
Package
Temperature range Name
74AHC594
74AHC594D
74AHC594DB
74AHC594PW
74AHC594BQ
−40 °C
to +125
°C
−40 °C
to +125
°C
−40 °C
to +125
°C
−40 °C
to +125
°C
SO16
SSOP16
TSSOP16
DHVQFN16
plastic small outline package; 16 leads;
body width 3.9 mm
plastic shrink small outline package; 16 leads;
body width 5.3 mm
plastic thin shrink small outline package; 16 leads;
body width 4.4 mm
SOT109-1
SOT338-1
SOT403-1
Description
Version
Type number
plastic dual in-line compatible thermal enhanced very SOT763-1
thin quad flat package; no leads; 16 terminals;
body 2.5
×
3.5
×
0.85 mm
plastic small outline package; 16 leads;
body width 3.9 mm
plastic shrink small outline package; 16 leads;
body width 5.3 mm
plastic thin shrink small outline package; 16 leads;
body width 4.4 mm
SOT109-1
SOT338-1
SOT403-1
74AHCT594
74AHCT594D
74AHCT594DB
74AHCT594PW
74AHCT594BQ
−40 °C
to +125
°C
−40 °C
to +125
°C
−40 °C
to +125
°C
−40 °C
to +125
°C
SO16
SSOP16
TSSOP16
DHVQFN16
plastic dual in-line compatible thermal enhanced very SOT763-1
thin quad flat package; no leads; 16 terminals;
body 2.5
×
3.5
×
0.85 mm
5. Functional diagram
DS
SHCP
SHR
14
11
10
9
12
13
8-BIT STORAGE REGISTER
Q7S
8-STAGE SHIFT REGISTER
STCP
STR
15 1
2
3
4
5
6
7
Q0 Q1 Q2 Q3 Q4 Q5 Q6 Q7
mbc320
Fig 1.
Functional diagram
74AHC_AHCT594_2
© NXP B.V. 2008. All rights reserved.
Product data sheet
Rev. 02 — 9 June 2008
2 of 22
NXP Semiconductors
74AHC594; 74AHCT594
8-bit shift register with output register
SHCP STCP
STR
11
12
9
15
1
2
DS
14
3
4
5
6
7
10
SHR
13
STR
mbc319
mbc322
13
12
10
11
14
R1 SRG8
C1/
1D
R2
C2
STCP
Q7S
Q0
Q1
Q2
Q3
Q4
Q5
Q6
Q7
DS
SHR
SHCP
2D
15
1
2
3
4
5
6
7
9
Q0
Q1
Q2
Q3
Q4
Q5
Q6
Q7
Q7S
Fig 2.
Logic symbol
Fig 3.
IEC logic symbol
STAGE 0
DS
D
Q
D
STAGES 1 TO 6
Q
STAGE 7
D
Q
Q7S
FFSH0
CP
R
SHCP
FFSH7
CP
R
SHR
D
Q
D
CP
Q
FFST0
CP
R
STCP
FFST7
R
STR
Q0
Q1 Q2 Q3 Q4 Q5 Q6
Q7
mbc321
Fig 4.
Logic diagram
74AHC_AHCT594_2
© NXP B.V. 2008. All rights reserved.
Product data sheet
Rev. 02 — 9 June 2008
3 of 22
NXP Semiconductors
74AHC594; 74AHCT594
8-bit shift register with output register
6. Pinning information
6.1 Pinning
74AHC594
74AHCT594
Q1
Q2
Q3
Q4
Q5
Q6
Q7
GND
1
2
3
4
5
6
7
8
001aae343
16 V
CC
15 Q0
14 DS
13 STR
12 STCP
11 SHCP
10 SHR
9
Q7S
Fig 5.
Pin configuration SO16
74AHC594
74AHCT594
terminal 1
index area
Q2
Q1
Q2
Q3
Q4
Q5
Q6
Q7
GND
1
2
3
4
5
6
7
8
001aae344
74AHC594
74AHCT594
16 V
CC
15 Q0
14 DS
13 STR
12 STCP
11 SHCP
10 SHR
9
Q7S
2
3
4
5
6
7
8
GND
Q7S
9
GND
(1)
16 V
CC
15 Q0
14 DS
13 STR
12 STCP
11 SHCP
10 SHR
Q3
Q4
Q5
Q6
Q7
1
Q1
001aae345
Transparent top view
(1) The die substrate is attached to this pad using
conductive die attach material. It can not be used as
supply pin or input.
Fig 6.
Pin configuration (T)SSOP16
Fig 7.
Pin configuration DHVQFN16
74AHC_AHCT594_2
© NXP B.V. 2008. All rights reserved.
Product data sheet
Rev. 02 — 9 June 2008
4 of 22
NXP Semiconductors
74AHC594; 74AHCT594
8-bit shift register with output register
6.2 Pin description
Table 2.
Symbol
Q1
Q2
Q3
Q4
Q5
Q6
Q7
GND
Q7S
SHR
SHCP
STCP
STR
DS
Q0
V
CC
Pin description
Pin
1
2
3
4
5
6
7
8
9
10
11
12
13
14
15
16
Description
parallel data output
parallel data output
parallel data output
parallel data output
parallel data output
parallel data output
parallel data output
ground (0 V)
serial data output
shift register reset input (active LOW)
shift register clock input
storage register clock input
storage register reset input (active LOW)
serial data input
parallel data output
supply voltage
7. Functional description
Table 3.
Input
SHCP STCP SHR
X
X
X
X
X
X
L
X
L
H
STR
X
L
H
X
DS
X
X
X
H
Function table
[1]
Output
Q7S
L
NC
L
Q6S
Qn
NC
L
L
NC
a LOW-state on SHR only affects the shift register
a LOW-state on STR only affects the storage register
empty shift register loaded into storage register
logic HIGH level shifted into shift register stage 0. Contents of all
shift register stages shifted through, e.g. previous state of stage 6
(internal Q6S) appears on the serial output (Q7S).
contents of shift register stages (internal QnS) are transferred to
the storage register and parallel output stages
contents of shift register shifted through; previous contents of the
shift register is transferred to the storage register and the parallel
output stages
Function
X
H
H
H
H
X
X
NC
Q6S
QnS
QnS
[1]
H = HIGH voltage state;
L = LOW voltage state;
= LOW to HIGH transition;
X = don’t care;
NC = no change;
74AHC_AHCT594_2
© NXP B.V. 2008. All rights reserved.
Product data sheet
Rev. 02 — 9 June 2008
5 of 22
查看更多>
EE_BeagleBone_Cape之LCD
作者:chenzhufly QQ:36886052 ( 转载请注明出处) 1. 概述 ...
chenzhufly DSP 与 ARM 处理器
simulink中有永磁无刷直流电机的模型吗?
如题 simulink中有永磁无刷直流电机的模型吗? SimPowerSystems Machine...
木木木JS 汽车电子
BLE协议栈学习
PHY物理层在2.4GHz的ISM频段中跳频识别。 LL连接层:控制设备的状态。设...
wateras1 无线连接
分享一个因初始化引发的奇怪问题
项目到了后期,我开始一点点整理程序,把一些最初草率直接在调用处写的短函数封装成子函数。 就在这些我觉...
辛昕 编程基础
【RTT&英飞凌PSoC6评估板】rt-thread之spi驱动lcd测试
这篇来测试下使用【RTT&英飞凌PSoC6评估板】的 SPI方式驱动LCD显示屏。 一...
TL-LED 嵌入式系统
XD08M3232是一款国产8位高性能Flash的接近感应单片机,具有增强型1T8051内核。在对...
XD08M3232是一款国产8位高性能Flash的接近感应单片机,具有增强型1T8051内核。在对...
luqi334 51单片机
热门器件
热门资源推荐
器件捷径:
A0 A1 A2 A3 A4 A5 A6 A7 A8 A9 AA AB AC AD AE AF AG AH AI AJ AK AL AM AN AO AP AQ AR AS AT AU AV AW AX AY AZ B0 B1 B2 B3 B4 B5 B6 B7 B8 B9 BA BB BC BD BE BF BG BH BI BJ BK BL BM BN BO BP BQ BR BS BT BU BV BW BX BY BZ C0 C1 C2 C3 C4 C5 C6 C7 C8 C9 CA CB CC CD CE CF CG CH CI CJ CK CL CM CN CO CP CQ CR CS CT CU CV CW CX CY CZ D0 D1 D2 D3 D4 D5 D6 D7 D8 D9 DA DB DC DD DE DF DG DH DI DJ DK DL DM DN DO DP DQ DR DS DT DU DV DW DX DZ
需要登录后才可以下载。
登录取消