首页 > 器件类别 > 半导体 > 模拟混合信号IC

9FGV0431AKLF

器件类别:半导体    模拟混合信号IC   

厂商名称:IDT(艾迪悌)

厂商官网:http://www.idt.com/

下载文档
9FGV0431AKLF 在线购买

供应商:

器件:9FGV0431AKLF

价格:-

最低购买:-

库存:点击查看

点击购买

器件参数
参数名称
属性值
产品种类
Product Category
Clock Generators & Support Products
制造商
Manufacturer
IDT(艾迪悌)
RoHS
Details
类型
Type
Clock Generators
Maximum Input Frequency
27 MHz
Max Output Freq
100 MHz
Number of Outputs
4 Output
工作电源电压
Operating Supply Voltage
1.7 V to 1.9 V
工作电源电流
Operating Supply Current
30 mA
最大工作温度
Maximum Operating Temperature
+ 70 C
最小工作温度
Minimum Operating Temperature
0 C
安装风格
Mounting Style
SMD/SMT
封装 / 箱体
Package / Case
VFQFPN-32
系列
Packaging
Tray
高度
Height
1 mm
Jitter
250 ps
长度
Length
5 mm
工厂包装数量
Factory Pack Quantity
490
宽度
Width
5 mm
文档预览
DATASHEET
4-OUTPUT VERY LOW POWER PCIE GEN 1-2-3-4 CLOCK GENERATOR
9FGV0431
Description
The 9FGV0431 is a 4-output very low-power clock
generator for PCIe Gen 1, 2, 3 and 4 applications. The
device has 4 output enables for clock management and
supports 2 different spread spectrum levels in addition to
spread off.
Features/Benefits
1.8V operation; reduced power consumption
OE# pins; support DIF power management
LP-HCSL differential clock outputs; reduced power and
board space
Programmable Slew rate for each output; allows tuning
for various line lengths
Programmable output amplitude; allows tuning for
various application environments
DIF outputs blocked until PLL is locked; clean system
start-up
Selectable 0%, -0.25% or -0.5% spread on DIF outputs;
reduces EMI
External 25MHz crystal; supports tight ppm with 0 ppm
synthesis error
Configuration can be accomplished with strapping pins;
SMBus interface not required for device control
3.3V tolerant SMBus interface works with legacy
controllers
Space saving 32-pin 5x5 mm MLF; minimal board space
Selectable SMBus addresses; multiple devices can
easily share an SMBus segment
Recommended Application
PCIe Gen1-4 clock generation for Riser Cards, Storage,
Networking, JBOD, Communications, Access Points
Output Features
4 – 0.7V low-power HCSL-compatible (LP-HCSL) DIF
pairs
1 – 1.8V LVCMOS REF output w/Wake-On-Lan
Key Specifications
DIF cycle-to-cycle jitter <50ps
DIF output-to-output skew <50ps
DIF phase jitter is PCIe Gen1-2-3-4 compliant
REF phase jitter is < 1.5ps RMS
Block Diagram
X1_25
X2
OE(3:0)#
REF1.8
OSC
4
SS Capable PLL
DIF(3:0)
SADR
SS_EN_tri
CKPWRGD_PD#
SDATA_3.3
SCLK_3.3
CONTROL
LOGIC
IDT®
4-OUTPUT VERY LOW POWER PCIE GEN 1-2-3-4 CLOCK GENERATOR
1
9FGV0431
JUNE 22, 2017
9FGV0431
4-OUTPUT VERY LOW POWER PCIE GEN 1-2-3-4 CLOCK GENERATOR
Pin Configuration
^CKPWRGD_PD#
vSS_EN_tri
32 31 30 29 28 27 26 25
GNDXTAL 1
XIN/CLKIN_25 2
X2 3
VDDXTAL1.8 4
VDDREF1.8 5
vSADR/REF1.8 6
GNDREF
7
GNDDIG
8
9 10 11 12 13 14 15 16
vOE0#
VDDDIG1.8
DIF0#
GND
DIF0
SDATA_3.3
SCLK_3.3
VDDO1.8
24 vOE2#
23 DIF2#
22 DIF2
21 VDDA1.8
20 GNDA
19 DIF1#
18 DIF1
17 vOE1#
9FGV0431
32-pin MLF, 5x5 mm, 0.5mm pitch
^ prefix indicates internal 120KOhm pull up resistor
v prefix indicates internal 120KOhm pull down resistor
SMBus Address Selection Table
State of SADR on first application
of CKPWRGD_PD#
SADR
0
1
Address
1101000
1101010
+
Read/Write Bit
x
x
Power Management Table
SMBus
DIFx
REF
OEx#
True O/P
Comp. O/P
OE bit
0
X
X
Low
Low
Hi-Z
1
1
1
0
Running
Running
Running
1
0
1
Low
Low
Low
1. REF is Hi-Z until the 1st assertion of CKPWRGD_PD# high. After this, when
CKPWRG_PD# is low, REF is Low.
CKPWRGD_PD#
Power Connections
Pin Number
VDD
4
5
9
16, 25
21
GND
1
7
8, 30
15, 26
20
Description
XTAL Analog
REF Output
Digital Power
DIF outputs
PLL Analog
IDT®
4-OUTPUT VERY LOW POWER PCIE GEN 1-2-3-4 CLOCK GENERATOR
VDDO1.8
vOE3#
DIF3#
GND
GND
DIF3
2
9FGV0431
JUNE 22, 2017
9FGV0431
4-OUTPUT VERY LOW POWER PCIE GEN 1-2-3-4 CLOCK GENERATOR
Pin Descriptions
Pin# Pin Name
1
GNDXTAL
2
3
4
5
6
7
8
9
10
11
12
13
14
15
16
17
18
19
20
21
22
23
24
25
26
27
28
29
30
31
32
XIN/CLKIN_25
X2
VDDXTAL1.8
VDDREF1.8
vSADR/REF1.8
GNDREF
GNDDIG
VDDDIG1.8
SCLK_3.3
SDATA_3.3
vOE0#
DIF0
DIF0#
GND
VDDO1.8
vOE1#
DIF1
DIF1#
GNDA
VDDA1.8
DIF2
DIF2#
vOE2#
VDDO1.8
GND
DIF3
DIF3#
vOE3#
GND
^CKPWRGD_PD#
vSS_EN_tri
Type
GND
IN
OUT
PWR
PWR
LATCHED
I/O
GND
GND
PWR
IN
I/O
Pin Description
GND for XTAL
Crystal input or Reference Clock input. Nominally 25MHz.
Crystal output.
Power supply for XTAL, nominal 1.8V
VDD for REF output. nominal 1.8V.
Latch to select SMBus Address/1.8V LVCMOS copy of X1 pin.
Ground pin for the REF outputs.
Ground pin for digital circuitry
1.8V digital power (dirty power)
Clock pin of SMBus circuitry, 3.3V tolerant.
Data pin for SMBus circuitry, 3.3V tolerant.
Active low input for enabling DIF pair 0. This pin has an internal pull-down.
IN
1 =disable outputs, 0 = enable outputs
OUT
Differential true clock output
OUT
Differential Complementary clock output
GND
Ground pin.
PWR
Power supply for outputs, nominally 1.8V.
Active low input for enabling DIF pair 1. This pin has an internal pull-down.
IN
1 =disable outputs, 0 = enable outputs
OUT
Differential true clock output
OUT
Differential Complementary clock output
GND
Ground pin for the PLL core.
PWR
1.8V power for the PLL core.
OUT
Differential true clock output
OUT
Differential Complementary clock output
Active low input for enabling DIF pair 2. This pin has an internal pull-down.
IN
1 =disable outputs, 0 = enable outputs
PWR
Power supply for outputs, nominally 1.8V.
GND
Ground pin.
OUT
Differential true clock output
OUT
Differential Complementary clock output
Active low input for enabling DIF pair 3. This pin has an internal pull-down.
IN
1 =disable outputs, 0 = enable outputs
GND
Ground pin.
Input notifies device to sample latched inputs and start up on first high assertion.
IN
Low enters Power Down Mode, subsequent high assertions exit Power Down
Mode. This pin has internal pull-up resistor.
Latched select input to select spread spectrum amount at initial power up :
LATCHED IN
1 = -0.5% spread, M = -0.25%, 0 = Spread Off
IDT®
4-OUTPUT VERY LOW POWER PCIE GEN 1-2-3-4 CLOCK GENERATOR
3
9FGV0431
JUNE 22, 2017
9FGV0431
4-OUTPUT VERY LOW POWER PCIE GEN 1-2-3-4 CLOCK GENERATOR
Test Loads
Low-Power Differential Output Test Load
5 inches
Rs
Zo=100ohms
Rs
2pF
2pF
Alternate Differential Output Terminations
Rs
Zo
Units
33
100
Ohms
27
85
REF Output Test Load
Zo = 50 ohms
33
5pF
REF Output
Alternate Terminations
Driving LVDS
3.3 Volts
R7a
Cc
R7b
Rs
Rs
Cc
Zo
R8a
R8b
LVDS CLK
Input
Driving LVDS inputs with the 9FGV0431
Value
Receiver has Receiver does not
Component
termination
have termination Note
R7a, R7b
10K ohm
140 ohm
R8a, R8b
5.6K ohm
75 ohm
Cc
0.1 uF
0.1 uF
Vcm
1.2 volts
1.2 volts
IDT®
4-OUTPUT VERY LOW POWER PCIE GEN 1-2-3-4 CLOCK GENERATOR
4
9FGV0431
JUNE 22, 2017
9FGV0431
4-OUTPUT VERY LOW POWER PCIE GEN 1-2-3-4 CLOCK GENERATOR
Absolute Maximum Ratings
Stresses above the ratings listed below can cause permanent damage to the 9FGV0431. These ratings, which are standard
values for IDT commercially rated parts, are stress ratings only. Functional operation of the device at these or any other
conditions above those indicated in the operational sections of the specifications is not implied. Exposure to absolute
maximum rating conditions for extended periods can affect product reliability. Electrical parameters are guaranteed only over
the recommended operating temperature range.
PARAMETER
1.8V Supply Voltage
Input Voltage
Input High Voltage, SMBus
Storage Temperature
Junction Temperature
Input ESD protection
1
2
SYMBOL
VDDx1.8
V
IN
V
IHSMB
Ts
Tj
ESD prot
CONDITIONS
Applies to All VDD pins
SMBus clock and data pins
MIN
-0.5
-0.5
-65
TYP
MAX
2.5
V
DD
+0.3V
3.6V
150
125
UNITS NOTES
V
V
V
°C
°C
V
1,2
1, 3
1
1
1
1
Human Body Model
2000
Guaranteed by design and characterization, not 100% tested in production.
Operation under these conditions is neither implied nor guaranteed.
3
Not to exceed 2.5V.
Electrical Characteristics–Current Consumption
TA = T
COM
or T
IND;
Supply Voltage per VDD of normal operation conditions, See Test Loads for Loading Conditions
PARAMETER
Operating Supply Current
Suspend Supply Current
Powerdown Current
1
2
SYMBOL
I
DDAOP
I
DDOP
I
DDSUSP
I
DDPD
CONDITIONS
VDDA, All outputs active @100MHz
VDD, All outputs active @100MHz
VDDxxx, PD# = 0, Wake-On-LAN enabled
PD#=0
MIN
TYP
6
26
6
0.6
MAX
8
30
8
1
UNITS
mA
mA
mA
mA
NOTES
1
1
1
1, 2
Guaranteed by design and characterization, not 100% tested in production.
Assuming REF is not running in power down state
Electrical Characteristics–Output Duty Cycle, Jitter, and Skew Characteristics
TA = T
COM
or T
IND;
Supply Voltage per VDD of normal operation conditions, See Test Loads for Loading Conditions
PARAMETER
Duty Cycle
Skew, Output to Output
Jitter, Cycle to cycle
1
2
SYMBOL
t
DC
t
sk3
t
jcyc-cyc
CONDITIONS
Measured differentially, PLL Mode
V
T
= 50%
PLL mode
MIN
45
TYP
50.1
37
12
MAX
55
50
50
UNITS
%
ps
ps
NOTES
1
1
1,2
Guaranteed by design and characterization, not 100% tested in production.
Measured from differential waveform
IDT®
4-OUTPUT VERY LOW POWER PCIE GEN 1-2-3-4 CLOCK GENERATOR
5
9FGV0431
JUNE 22, 2017
查看更多>
参数对比
与9FGV0431AKLF相近的元器件有:ICS9FGV0431AKILFT、ICS9FGV0431AKLFT、9FGV0431AKLFT。描述及对比如下:
型号 9FGV0431AKLF ICS9FGV0431AKILFT ICS9FGV0431AKLFT 9FGV0431AKLFT
描述 Clock Generators u0026 Support Products Current Sense Resistors - SMD 0.001ohms 1%
产品种类
Product Category
Clock Generators & Support Products Clock Generators & Support Products Clock Generators & Support Products Clock Generators & Support Products
制造商
Manufacturer
IDT(艾迪悌) IDT(艾迪悌) IDT(艾迪悌) IDT(艾迪悌)
热门器件
热门资源推荐
器件捷径:
E0 E1 E2 E3 E4 E5 E6 E7 E8 E9 EA EB EC ED EE EF EG EH EI EJ EK EL EM EN EO EP EQ ER ES ET EU EV EW EX EY EZ F0 F1 F2 F3 F4 F5 F6 F7 F8 F9 FA FB FC FD FE FF FG FH FI FJ FK FL FM FN FO FP FQ FR FS FT FU FV FW FX FY FZ G0 G1 G2 G3 G4 G5 G6 G7 G8 G9 GA GB GC GD GE GF GG GH GI GJ GK GL GM GN GO GP GQ GR GS GT GU GV GW GX GZ H0 H1 H2 H3 H4 H5 H6 H7 H8 HA HB HC HD HE HF HG HH HI HJ HK HL HM HN HO HP HQ HR HS HT HU HV HW HX HY HZ I1 I2 I3 I4 I5 I6 I7 IA IB IC ID IE IF IG IH II IK IL IM IN IO IP IQ IR IS IT IU IV IW IX J0 J1 J2 J6 J7 JA JB JC JD JE JF JG JH JJ JK JL JM JN JP JQ JR JS JT JV JW JX JZ K0 K1 K2 K3 K4 K5 K6 K7 K8 K9 KA KB KC KD KE KF KG KH KI KJ KK KL KM KN KO KP KQ KR KS KT KU KV KW KX KY KZ
需要登录后才可以下载。
登录取消