首页 > 器件类别 > 可编程逻辑器件 > 可编程逻辑

A2F200M3D-FGG484

Field Programmable Gate Array, 4608 CLBs, 200000 Gates, CMOS, PBGA484, 1 MM PITCH, GREEN, FBGA-484

器件类别:可编程逻辑器件    可编程逻辑   

厂商名称:Actel

厂商官网:http://www.actel.com/

下载文档
器件参数
参数名称
属性值
包装说明
1 MM PITCH, GREEN, FBGA-484
Reach Compliance Code
unknown
JESD-30 代码
S-PBGA-B484
长度
23 mm
可配置逻辑块数量
4608
等效关口数量
200000
端子数量
484
最高工作温度
85 °C
最低工作温度
组织
4608 CLBS, 200000 GATES
封装主体材料
PLASTIC/EPOXY
封装代码
BGA
封装形状
SQUARE
封装形式
GRID ARRAY
可编程逻辑类型
FIELD PROGRAMMABLE GATE ARRAY
认证状态
Not Qualified
座面最大高度
2.44 mm
最大供电电压
1.575 V
最小供电电压
1.425 V
标称供电电压
1.5 V
表面贴装
YES
技术
CMOS
温度等级
OTHER
端子形式
BALL
端子节距
1 mm
端子位置
BOTTOM
宽度
23 mm
Base Number Matches
1
文档预览
Revision 4
Actel’s SmartFusion Intelligent Mixed Signal FPGAs
Microcontroller Subsystem (MSS)
Hard 100 MHz 32-Bit ARM
®
Cortex™-M3
– 1.25 DMIPS/MHz Throughput from Zero Wait State
Memory
– Memory Protection Unit (MPU)
– Single Cycle Multiplication, Hardware Divide
– JTAG Debug (4 wires), Serial Wire Debug (SWD, 2
wires), and Single Wire Viewer (SWV) Interfaces
Internal Memory
– Embedded Nonvolatile Flash Memory (eNVM), 128
Kbytes to 512 Kbytes
– Embedded High-Speed SRAM (eSRAM), 16 Kbytes
to 64 Kbytes, Implemented in 2 Physical Blocks to
Enable Simultaneous Access from 2 Different
Masters
Multi-Layer AHB Communications Matrix
– Provides up to 16 Gbps of On-Chip Memory
Bandwidth,
1
Allowing Multi-Master Schemes
10/100 Ethernet MAC with RMII Interface
2
Programmable External Memory Controller, Which
Supports:
– Asynchronous Memories
– NOR Flash, SRAM, PSRAM
– Synchronous SRAMs
Two I
2
C Peripherals
Two 16550 Compatible UARTs
Two SPI Peripherals
Two 32-Bit Timers
32-Bit Watchdog Timer
8-Channel DMA Controller to Offload the Cortex-M3
from Data Transactions
Clock Sources
– 32 KHz to 20 MHz Main Oscillator
– Battery-Backed 32 KHz Low Power Oscillator with
Real-Time Counter (RTC)
– 100 MHz Embedded RC Oscillator; 1% Accurate
– Embedded Analog PLL with 4 Output Phases (0, 90,
180, 270)
Based on Actel's proven ProASIC
®
3 FPGA Fabric
Low Power, Firm-Error Immune 130-nm, 7-Layer Metal,
Flash-Based CMOS Process
Nonvolatile, Live at Power-Up, Retains Program When
Powered Off
350 MHz System Performance
Embedded SRAMs and FIFOs
– Variable Aspect Ratio 4,608-Bit SRAM Blocks
– x1, x2, x4, x9, and x18 Organizations
– True Dual-Port SRAM (excluding x18)
– Programmable Embedded FIFO Control Logic
Secure ISP with 128-Bit AES via JTAG
FlashLock
®
to Secure FPGA Contents
Five Clock Conditioning Circuits (CCCs) with up to 2
Integrated Analog PLLs
– Phase Shift, Multiply/Divide, and Delay Capabilities
– Frequency: Input 1.5–350 MHz, Output 0.75 to
350 MHz
Programmable Analog
Analog Front-End (AFE)
Up to Three 12-Bit SAR ADCs
– 500 Ksps in 12-Bit Mode
– 550 Ksps in 10-Bit Mode
– 600 Ksps in 8-Bit Mode
Internal 2.56 V Reference or Optional External
Reference
One First-Order
ΣΔ
DAC (sigma-delta) per ADC
– 12-Bit 500 Ksps Update Rate
Up to 5 High-Performance Analog Signal Conditioning
Blocks (SCB) per Device, Each Including:
– Two High-Voltage Bipolar Voltage Monitors (with 4
input ranges from ±2.5 V to –11.5/+14 V) with 1%
Accuracy
– High Gain Current Monitor, Differential Gain = 50, up
to 14 V Common Mode
– Temperature Monitor (Resolution = ¼°C in 12-Bit
Mode; Accurate from –55°C to 150°C)
Up to Ten High-Speed Voltage Comparators
(t
pd
= 15 ns)
Offloads Cortex-M3–Based MSS from Analog
Initialization and Processing of ADC, DAC, and SCBs
Sample Sequence Engine for ADC and DAC Parameter
Set-Up
Post-Processing Engine for Functions such as Low-
Pass Filtering and Linear Transformation
Easily Configured via GUI in Libero
®
Integrated Design
(IDE) Software
FPGA I/Os
– LVDS, PCI, PCI-X, up to 24 mA I
OH
/I
OL
– Up to 350 MHz
MSS I/Os
– Schmitt Trigger, up to 6 mA I
OH
, 8 mA I
OL
– Up to 180 MHz
Single 3.3 V Power Supply with On-Chip 1.5 V Regulator
External 1.5 V Is Allowed by Bypassing Regulator
(digital VCC = 1.5 V for FPGA and MSS, analog VCC =
3.3 V and 1.5 V)
Analog Compute Engine (ACE)
High-Performance FPGA
I/Os and Operating Voltage
1 Theoretical maximum
2 A2F200 and larger devices
September 2010
© 2010 Actel Corporation
I
Actel’s SmartFusion Intelligent Mixed Signal FPGAs
SmartFusion Family Product Table
SmartFusion Device
FPGA Fabric
System Gates
Tiles (D-flip-flops)
RAM Blocks (4,608 bits)
Microcontroller
Subsystem (MSS)
Flash (Kbytes)
SRAM (Kbytes)
Cortex-M3 with memory protection unit (MPU)
10/100 Ethernet MAC
External Memory Controller (EMC)
DMA
I
2
C
SPI
16550 UART
32-Bit Timer
PLL
32 KHz Low Power Oscillator
100 MHz On-Chip RC Oscillator
Main Oscillator (32 KHz to 20 MHz)
Programmable
Analog
ADCs (8-/10-/12-bit SAR)
DACs (12-bit sigma-delta)
Signal Conditioning Blocks (SCBs)
Comparators
2
Current Monitors
2
Temperature Monitors
2
Bipolar High Voltage Monitors
2
1
1
1
2
1
1
2
1
1
1
1
2
2
4
8
4
4
8
3
4
3
4
5
4
10
4
5
4
5
4
10
4
No
8 Ch
2
2
2
2
1
2
3
A2F060
1
60,000
1,536
8
128
16
Yes
Yes
24-bit address,16-bit data
A2F200
200,000
4,608
8
256
64
A2F500
500,000
11,520
24
512
64
Notes:
1. Under definition; subject to change.
2. These functions share I/O pins and may not all be available at the same time. See the Analog Front-End Overview section in
the
SmartFusion Programmable Analog User’s Guide
for details.
3. Two PLLs are available in CS288 and FG484 (one PLL in FG256).
4. Available on FG484 only. FG256 and CS288 packages offer the same programmable analog capabilities as A2F200.
II
R ev i si o n 4
Actel SmartFusion Intelligent Mixed Signal FPGAs
Package I/Os: MSS + FPGA I/Os
Device
Package
Direct Analog Input
Total Analog Input
Total Analog Output
MSS I/Os
1,2
FPGA I/Os
Total I/Os
A2F060
FG256
6
10
1
25
66
102
CS288
8
24
2
31
78
135
A2F200
FG256
8
24
2
25
66
117
FG484
8
24
2
41
94
161
CS288
8
24
2
31
78
135
A2F500
FG256
8
24
2
25
66
117
FG484
12
32
3
41
128
204
Notes:
1. 16 MSS I/Os are multiplexed and can be used as FPGA I/Os, if not needed for MSS. These I/Os support Schmitt triggers and
support only LVTTL and LVCMOS (1.5 / 1.8 / 2.5, 3.3 V) standards.
2. 9 MSS I/Os are primarily for 10/100 Ethernet MAC and are also multiplexed and can be used as FPGA I/Os if Ethernet MAC is
not used in a design. These I/Os support Schmitt triggers and support only LVTTL and LVCMOS (1.5 / 1.8 / 2.5, 3.3 V
standards.
SmartFusion Device Status
Device
A2F060
A2F200
A2F500
Status
Advance
Production
Production
Revision 4
III
Actel’s SmartFusion Intelligent Mixed Signal FPGAs
SmartFusion Block Diagram
Supervisor
PLL
OSC
RC
Cortex
-M3
+
JTAG
NVIC
SysTick
PPB
SysReg
ENVM
WDT
32 KHz
RTC
3V
SWD
MPU
ESRAM
Microcontroller Subsystem
Programmable Analog
FPGA Fabric
S
D
I
SPI 1
APB
APB
SPI 2
AHB Bus Matrix
UART 1
EFROM
Timer1
UART 2
I2C 1
IAP
PDMA
APB
EMC
10/100
EMAC
Timer2
I2C 2
SCB
Temp.
Mon.
Volt Mon.
(ABPS)
Analog Compute
Engine
Curr.
Mon.
Comparator
ADC
Sample Sequencing
Engine
DAC
(SDD)
VersaTiles
............
............
SCB
Temp.
Mon.
Volt Mon.
(ABPS)
....
........
ADC
Post Processing
Engine
DAC
(SDD)
Curr.
Mon.
Comparator
SRAM
SRAM
SRAM
........
SRAM
SRAM
SRAM
Legend:
SDD – Sigma-delta DAC
SCB – Signal conditioning block
PDMA – Peripheral DMA
IAP – In-application programming
ABPS – Active bipolar prescaler
WDT – Watchdog Timer
SWD – Serial Wire Debug
IV
R ev i si o n 4
Actel SmartFusion Intelligent Mixed Signal FPGAs
SmartFusion System Architecture
Bank 0
Bank 1
Bank 5
ISP AES Decryption
Embedded FlashROM
(eFROM)
Charge Pumps
Embedded NVM
(eNVM)
Bank 4
Cortex-M3 Microcontroller Subsystem (MSS)
Embedded SRAM
(eSRAM)
Bank 2
SCB
SCB
ADC and DAC
ADC and DAC
SCB
SCB
Bank 3
Osc.
CCC
PLL/CCC
MSS
FPGA
Analog
Note:
Architecture for A2F500
Revision 4
V
查看更多>
热门器件
热门资源推荐
器件捷径:
A0 A1 A2 A3 A4 A5 A6 A7 A8 A9 AA AB AC AD AE AF AG AH AI AJ AK AL AM AN AO AP AQ AR AS AT AU AV AW AX AY AZ B0 B1 B2 B3 B4 B5 B6 B7 B8 B9 BA BB BC BD BE BF BG BH BI BJ BK BL BM BN BO BP BQ BR BS BT BU BV BW BX BY BZ C0 C1 C2 C3 C4 C5 C6 C7 C8 C9 CA CB CC CD CE CF CG CH CI CJ CK CL CM CN CO CP CQ CR CS CT CU CV CW CX CY CZ D0 D1 D2 D3 D4 D5 D6 D7 D8 D9 DA DB DC DD DE DF DG DH DI DJ DK DL DM DN DO DP DQ DR DS DT DU DV DW DX DZ
需要登录后才可以下载。
登录取消