首页 > 器件类别 > 存储 > 存储

AM29DL322GT60FIN

Flash, 2MX16, 60ns, PDSO48, REVERSE, TSOP-48

器件类别:存储    存储   

厂商名称:AMD(超微)

厂商官网:http://www.amd.com

下载文档
器件参数
参数名称
属性值
是否Rohs认证
不符合
厂商名称
AMD(超微)
零件包装代码
TSOP
包装说明
REVERSE, TSOP-48
针数
48
Reach Compliance Code
unknown
ECCN代码
3A991.B.1.A
最长访问时间
60 ns
备用内存宽度
8
启动块
TOP
命令用户界面
YES
通用闪存接口
YES
数据轮询
YES
JESD-30 代码
R-PDSO-G48
JESD-609代码
e0
长度
18.4 mm
内存密度
33554432 bit
内存集成电路类型
FLASH
内存宽度
16
功能数量
1
部门数/规模
8,63
端子数量
48
字数
2097152 words
字数代码
2000000
工作模式
ASYNCHRONOUS
最高工作温度
85 °C
最低工作温度
-40 °C
组织
2MX16
封装主体材料
PLASTIC/EPOXY
封装代码
TSOP1-R
封装等效代码
TSSOP48,.8,20
封装形状
RECTANGULAR
封装形式
SMALL OUTLINE, THIN PROFILE
并行/串行
PARALLEL
电源
3/3.3 V
编程电压
3 V
认证状态
Not Qualified
就绪/忙碌
YES
反向引出线
YES
座面最大高度
1.2 mm
部门规模
8K,64K
最大待机电流
0.000005 A
最大压摆率
0.045 mA
最大供电电压 (Vsup)
3.6 V
最小供电电压 (Vsup)
2.7 V
标称供电电压 (Vsup)
3 V
表面贴装
YES
技术
CMOS
温度等级
INDUSTRIAL
端子面层
Tin/Lead (Sn/Pb)
端子形式
GULL WING
端子节距
0.5 mm
端子位置
DUAL
切换位
YES
类型
NOR TYPE
宽度
12 mm
文档预览
ADVANCE INFORMATION
Am29DL32xG
32 Megabit (4 M x 8-Bit/2 M x 16-Bit)
CMOS 3.0 Volt-only, Simultaneous Operation Flash Memory
DISTINCTIVE CHARACTERISTICS
ARCHITECTURAL ADVANTAGES
Simultaneous Read/Write operations
— Data can be continuously read from one bank while
executing erase/program functions in other bank
— Zero latency between read and write operations
Multiple bank architectures
— Three devices available with different bank sizes
(refer to Table 3)
256-byte SecSi (Secured Silicon) Sector
Factory locked and identifiable:
16 bytes available for
secure, random factory Electronic Serial Number;
verifiable as factory locked through autoselect
function. ExpressFlash option allows entire sector to
be available for factory-secured data
Customer lockable:
One time programmable. Once
locked, data cannot be changed.
Zero Power Operation
— Sophisticated power management circuits reduce
power consumed during inactive periods to nearly
zero
Package options
— 63-ball FBGA
— 48-ball FBGA
— 48-pin TSOP (standard and reverse pinouts)
— 64-ball Fortified BGA
Top or bottom boot block
Manufactured on 0.17 µm process technology
Compatible with JEDEC standards
— Pinout and software compatible with
single-power-supply flash standard
PERFORMANCE CHARACTERISTICS
High performance
— Access time as fast 60 ns
— Program time: 4 µs/word typical utilizing Accelerate
function
Ultra low power consumption (typical values)
— 2 mA active read current at 1 MHz
— 10 mA active read current at 5 MHz
— 200 nA in standby or automatic sleep mode
Minimum 1 million write cycles guaranteed per sector
20 year data retention at 125°C
— Reliable operation for the life of the system
SOFTWARE FEATURES
Data Management Software (DMS)
— AMD-supplied software manages data programming,
enabling EEPROM emulation
— Eases historical sector erase flash limitations
Supports Common Flash Memory Interface (CFI)
Erase Suspend/Erase Resume
— Suspends erase operations to allow programming in
same bank
Data# Polling and Toggle Bits
— Provides a software method of detecting the status of
program or erase cycles
Unlock Bypass Program command
— Reduces overall programming time when issuing
multiple program command sequences
HARDWARE FEATURES
Any combination of sectors can be erased
Ready/Busy# output (RY/BY#)
— Hardware method for detecting program or erase
cycle completion
Hardware reset pin (RESET#)
— Hardware method of resetting the internal state
machine to the read mode
WP#/ACC input pin
— Write protect (WP#) function allows protection of two
outermost boot sectors, regardless of sector protect
status
— Acceleration (ACC) function accelerates program
timing
Sector protection
— Hardware method of locking a sector, either
in-system or using programming equipment, to
prevent any program or erase operation within that
sector
— Temporary Sector Unprotect allows changing data in
protected sectors in-system
This document contains information on a product under development at Advanced Micro Devices. The information
is intended to help you evaluate this product. AMD reserves the right to change or discontinue work on this proposed
product without notice.
Publication#
25686
Rev:
B
Amendment/0
Issue Date:
July 31, 2002
Refer to AMD’s Website (www.amd.com) for the latest information.
A D V A N C E
I N F O R M A T I O N
GENERAL DESCRIPTION
The Am29DL32xG family consists of 32 megabit, 3.0
volt-only flas h memory dev ices, or ganiz ed as
2,097,152 words of 16 bits each or 4,194,304 bytes of
8 bits each. Word mode data appears on DQ15–DQ0;
byte mode data appears on DQ7–DQ0. The device is
designed to be programmed in-system with the stan-
dard 3.0 volt V
CC
supply, and can also be programmed
in standard EPROM programmers.
The devices are available with an access time of 60,
70, 90, or 120 ns. (An 80 ns speed option at the stan-
dard voltage range is also available. Contact AMD or
an AMD representative for more information.) The de-
vices are offered in 48-pin TSOP, 48-ball or 63-ball
FBGA, and 64-ball Fortified BGA packages. Standard
control pins—chip enable (CE#), write enable (WE#),
and output enable (OE#)—control normal read and
write operations, and avoid bus contention issues.
The devices requires only a
single 3.0 volt power
supply
for both read and write functions. Internally
generated and regulated voltages are provided for the
program and erase operations.
ESN (Electronic Serial Number), customer code (pro-
grammed through AMD’s ExpressFlash service), or
both.
DMS (Data Management Software)
allows systems
to easily take advantage of the advanced architecture
of the simultaneous read/write product line by allowing
removal of EEPROM devices. DMS will also allow the
system software to be simplified, as it will perform all
functions necessary to modify data in file structures,
as opposed to single-byte modifications. To write or
update a particular piece of data (a phone number or
configuration data, for example), the user only needs
to state which piece of data is to be updated, and
where the updated data is located in the system. This
i s a n a dv a n ta ge c om pa r e d to s y s te ms wh e r e
user-written software must keep track of the old data
location, status, logical to physical translation of the
data onto the Flash memory device (or memory de-
vices), and more. Using DMS, user-written software
does not need to interface with the Flash memory di-
rectly. Instead, the user's software accesses the Flash
memory by calling one of only six functions. AMD pro-
vides this software to simplify system design and soft-
ware integration efforts.
The device offers complete compatibility with the
JEDEC single-power-supply Flash command set
standard.
Commands are written to the command
register using standard microprocessor write timings.
Reading data out of the device is similar to reading
from other Flash or EPROM devices.
The host system can detect whether a program or
erase operation is complete by using the device
sta-
tus bits:
RY/BY# pin, DQ7 (Data# Polling) and
DQ6/DQ2 (toggle bits). After a program or erase cycle
has been completed, the device automatically returns
to the read mode.
The
sector erase architecture
allows memory sec-
tors to be erased and reprogrammed without affecting
the data contents of other sectors. The device is fully
erased when shipped from the factory.
Hardware data protection
measures include a low
V
CC
detector that automatically inhibits write opera-
tions during power transitions. The
hardware sector
protection
feature disables both program and erase
operations in any combination of the sectors of mem-
ory. This can be achieved in-system or via program-
ming equipment.
The device offers two power-saving features. When
addresses have been stable for a specified amount of
time, the device enters the
automatic sleep mode.
The system can also place the device into the
standby mode.
Power consumption is greatly re-
duced in both modes.
Simultaneous Read/Write Operations with
Zero Latency
The Simultaneous Read/Write architecture provides
simultaneous operation
by dividing the memory
space into two banks. The device can improve overall
system performance by allowing a host system to pro-
gram or erase in one bank, then immediately and si-
multaneously read from the other bank, with zero
latency. This releases the system from waiting for the
completion of program or erase operations.
The Am29DL32xG device family uses multiple bank
architectures to provide flexibility for different applica-
tions. Three devices are available with the following
bank sizes:
Device
DL322
DL323
DL324
Bank 1
4
8
16
Bank 2
28
24
16
Am29DL32xG Features
The
SecSi
TM
(Secured Silicon) Sector
is an extra sector
capable of being permanently locked by AMD or cus-
tomers. The
SecSi Indicator Bit
(DQ7) is perma-
nently set to a 1 if the part is
factory locked,
and set
to a 0 if
customer lockable.
This way, customer lock-
able parts can never be used to replace a factory
locked part.
Current version of device has 256
bytes, which differs from previous versions of this
device.
Factory locked parts provide several options. The
SecSi Sector may store a secure, random 16 byte
2
Am29DL32xG
July 31, 2002
A D V A N C E
I N F O R M A T I O N
TABLE OF CONTENTS
Product Selector Guide . . . . . . . . . . . . . . . . . . . . . 4
Block Diagram . . . . . . . . . . . . . . . . . . . . . . . . . . . . 4
Connection Diagrams . . . . . . . . . . . . . . . . . . . . . . . 5
....................................................................................................... 7
Pin Description . . . . . . . . . . . . . . . . . . . . . . . . . . . . 8
Logic Symbol . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 8
Ordering Information . . . . . . . . . . . . . . . . . . . . . . . 9
Device Bus Operations . . . . . . . . . . . . . . . . . . . . . 11
Table 1. Device Bus Operations ...........................................................11
Unlock Bypass Command Sequence ........................................... 27
Figure 3. Program Operation ................................................................ 27
Chip Erase Command Sequence ................................................. 27
Sector Erase Command Sequence .............................................. 28
Erase Suspend/Erase Resume Commands ................................ 28
Figure 4. Erase Operation .................................................................... 29
Table 14. Command Definitions ........................................................... 30
Write Operation Status . . . . . . . . . . . . . . . . . . . . 31
DQ7: Data# Polling ...................................................................... 31
Figure 5. Data# Polling Algorithm ......................................................... 31
Word/Byte Configuration .............................................................. 11
Requirements for Reading Array Data ......................................... 11
Writing Commands/Command Sequences .................................. 12
Accelerated Program Operation ...................................................12
Autoselect Functions .................................................................... 12
Simultaneous Read/Write Operations
with Zero Latency ......................................................................... 12
Standby Mode .............................................................................. 12
Automatic Sleep Mode ................................................................. 12
RESET#: Hardware Reset Pin .....................................................13
Output Disable Mode ................................................................... 13
Table 2. Device Bank Divisions .............................................................13
Table 3. Top Boot Sector Addresses ...................................................14
Table 4. Top Boot SecSi
TM
Sector Addresses ..................................... 15
Table 5. Bottom Boot Sector Addresses ...............................................16
Table 6. Bottom Boot SecSi
TM
Sector Addresses ................................ 17
RY/BY#: Ready/Busy# ................................................................. 32
DQ6: Toggle Bit I .......................................................................... 32
Figure 6. Toggle Bit Algorithm .............................................................. 32
DQ2: Toggle Bit II ......................................................................... 33
Reading Toggle Bits DQ6/DQ2 .................................................... 33
DQ5: Exceeded Timing Limits ...................................................... 33
DQ3: Sector Erase Timer ............................................................. 33
Table 15. Write Operation Status ......................................................... 34
Absolute Maximum Ratings . . . . . . . . . . . . . . . . 35
Figure 7. Maximum Negative Overshoot Waveform ............................. 35
Figure 8. Maximum Positive Overshoot Waveform .............................. 35
DC Characteristics . . . . . . . . . . . . . . . . . . . . . . . . 36
Figure 9. I
CC1
Current vs. Time (Showing Active and
Automatic Sleep Currents).................................................................... 37
Figure 10. Typical I
CC1
vs. Frequency................................................... 37
Autoselect Mode .......................................................................... 18
Table 7. Autoselect Codes, (High Voltage Method) .............................18
Test Conditions . . . . . . . . . . . . . . . . . . . . . . . . . . 38
Figure 11. Test Setup .......................................................................... 38
Figure 12. Input Waveforms and Measurement Levels ........................ 38
Sector/Sector Block Protection and Unprotection ........................ 19
Table 8. Top Boot Sector/Sector Block Addresses
for Protection/Unprotection ...................................................................19
Table 9. Bottom Boot Sector/Sector Block Addresses
for Protection/Unprotection ...................................................................19
AC Characteristics . . . . . . . . . . . . . . . . . . . . . . . . 39
Figure 13. Read Operation Timings...................................................... 39
Figure 14. Reset Timings...................................................................... 40
Word/Byte Configuration (BYTE#) ............................................... 41
Figure 15. BYTE# Timings for Read Operations .................................. 41
Figure 16. BYTE# Timings for Write Operations .................................. 41
Write Protect (WP#) ..................................................................... 20
Temporary Sector Unprotect ........................................................ 20
Figure 1. Temporary Sector Unprotect Operation................................. 20
Figure 2. In-System Sector Protection/
Sector Unprotection Algorithms ............................................................ 21
Erase and Program Operations ................................................... 42
Figure 17. Program Operation Timings ................................................
Figure 18. Accelerated Program Timing Diagram ................................
Figure 19. Chip/Sector Erase Operation Timings .................................
Figure 20. Back-to-back Read/Write Cycle Timings .............................
Figure 21. Data# Polling Timings (During Embedded Algorithms) .......
Figure 22. Toggle Bit Timings (During Embedded Algorithms) ............
Figure 23. DQ2 vs. DQ6 .......................................................................
43
43
44
45
45
46
46
SecSi
TM
(Secured Silicon) Sector
Flash Memory Region .................................................................. 22
Factory Locked: SecSi Sector Programmed and Protected At the
Factory ......................................................................................... 22
Customer Lockable: SecSi Sector NOT Programmed or Protected At
the Factory ...................................................................................22
Hardware Data Protection ............................................................ 22
Low VCC Write Inhibit .................................................................. 23
Write Pulse “Glitch” Protection .....................................................23
Logical Inhibit ...............................................................................23
Power-Up Write Inhibit ................................................................. 23
Temporary Sector Unprotect ........................................................ 47
Figure 24. Temporary Sector Unprotect Timing Diagram ..................... 47
Figure 25. Sector/Sector Block Protect and Unprotect Timing Diagram 48
Alternate CE# Controlled Erase and Program Operations ........... 49
Figure 26. Alternate CE# Controlled Write (Erase/Program)
Operation Timings ................................................................................ 50
Common Flash Memory Interface (CFI) . . . . . . . 23
Table 10. CFI Query Identification String ..............................................
Table 11. System Interface String.........................................................
Table 12. Device Geometry Definition ..................................................
Table 13. Primary Vendor-Specific Extended Query ............................
23
24
24
25
Command Definitions . . . . . . . . . . . . . . . . . . . . . . 25
Reading Array Data ...................................................................... 25
Reset Command .......................................................................... 26
Autoselect Command Sequence ..................................................26
Enter SecSi
TM
Sector/Exit SecSi Sector
Command Sequence ................................................................... 26
Byte/Word Program Command Sequence ................................... 26
Erase And Programming Performance . . . . . . . 51
Latchup Characteristics . . . . . . . . . . . . . . . . . . . . 51
TSOP And SO Pin Capacitance . . . . . . . . . . . . . . 51
Data Retention. . . . . . . . . . . . . . . . . . . . . . . . . . . . 51
Physical Dimensions . . . . . . . . . . . . . . . . . . . . . . 52
FBD063—63-ball Fine-Pitch Ball Grid Array (FBGA) 8 x 14 mm . 52
FBD048—Fine-Pitch Ball Grid Array, 6 x 12 mm ......................... 53
TS 048—Thin Small Outline Package .......................................... 54
Revision Summary . . . . . . . . . . . . . . . . . . . . . . . . 56
Revision A (November 7, 2001) ................................................... 56
July 31, 2002
Am29DL32xG
3
A D V A N C E
I N F O R M A T I O N
PRODUCT SELECTOR GUIDE
Part Number
Speed Rating
Regulated Voltage Range: V
CC
= 3.0–3.6 V
Standard Voltage Range: V
CC
= 2.7–3.6 V
Max Access Time (ns)
CE# Access (ns)
OE# Access (ns)
60
60
60
30
Am29DL32xG
70
70
70
70
30
90
90
90
40
120
120
120
40
Note:
An 80 ns speed option at the standard voltage range is also available. Contact AMD or an AMD representative for more
information.
BLOCK DIAGRAM
OE# BYTE#
V
CC
V
SS
Y-Decoder
A20–A0
Upper Bank Address
Upper Bank
Latches and Control Logic
RY/BY#
A20–A0
RESET#
WE#
CE#
BYTE#
WP#/ACC
DQ15–DQ0
A20–A0
STATE
CONTROL
&
COMMAND
REGISTER
X-Decoder
Status
DQ15–DQ0
Control
DQ15–DQ0
X-Decoder
Lower Bank
A20–A0
Lower Bank Address
OE# BYTE#
4
Am29DL32xG
Latches and
Control Logic
Y-Decoder
DQ15–DQ0
A20–A0
July 31, 2002
A D V A N C E
I N F O R M A T I O N
CONNECTION DIAGRAMS
A15
A14
A13
A12
A11
A10
A9
A8
A19
A20
WE#
RESET#
NC
WP#/ACC
RY/BY#
A18
A17
A7
A6
A5
A4
A3
A2
A1
1
2
3
4
5
6
7
8
9
10
11
12
13
14
15
16
17
18
19
20
21
22
23
24
48
47
46
45
44
43
42
41
40
39
38
37
36
35
34
33
32
31
30
29
28
27
26
25
A16
BYTE#
V
SS
DQ15/A-1
DQ7
DQ14
DQ6
DQ13
DQ5
DQ12
DQ4
V
CC
DQ11
DQ3
DQ10
DQ2
DQ9
DQ1
DQ8
DQ0
OE#
V
SS
CE#
A0
48-Pin Standard TSOP
A16
NC
V
SS
NC
DQ7
NC
DQ6
NC
DQ5
NC
DQ4
V
CC
NC
DQ3
NC
DQ2
NC
DQ1
NC
DQ0
OE#
V
SS
CE#
A0
A16
BYTE#
V
SS
DQ15/A-1
DQ7
DQ14
DQ6
DQ13
DQ5
DQ12
DQ4
V
CC
DQ11
DQ3
DQ10
DQ2
DQ9
DQ1
DQ8
DQ0
OE#
V
SS
CE#
A0
1
2
3
4
5
6
7
8
9
10
11
12
13
14
15
16
17
18
19
20
21
22
23
24
48-Pin Reverse TSOP
48
47
46
45
44
43
42
41
40
39
38
37
36
35
34
33
32
31
30
29
28
27
26
25
A15
A14
A13
A12
A11
A10
A9
A8
A19
A20
WE#
RESET#
NC
WP#/ACC
RY/BY#
A18
A17
A7
A6
A5
A4
A3
A2
A1
A15
A14
A13
A12
A11
A10
A9
A8
A19
A20
WE#
RESET#
WP#/ACC
A21
RY/BY#
A18
A17
A7
A6
A5
A4
A3
A2
A1
July 31, 2002
Am29DL32xG
5
查看更多>
建瓯电话网优化的探索
建瓯电话网优化的探索 建瓯市电话网中的中继传输和交换 两部分已实现数字化,只要将用户接入网数字化后,...
mdreamj 嵌入式系统
sate210-f使用wince出错问题
在我使用sate210-F 的wince系统的时候,出现了以下几个问题: 1,使用光盘资料提供的ub...
dengwei243 嵌入式系统
STM32F10X.S没有TIM5_IRQHandler,请问谁知道怎么添加呀?
STM32F10X.S没有TIM5_IRQHandler,请问谁知...
wmhktx stm32/stm8
基于DSP的数字化IGBT逆变点焊电源控制系统的研究
随着微机技术及DSP在焊接领域的应用不断深入,使得点焊焊机的数字化成为必然趋势。逆变电源技术在电阻焊...
huaqi123 电源技术
仿照sdk里面的发短信的例程,改写了一段代码,遇到了问题
仿照sdk里面的发短信的例程,改写了一段代码,不知道怎么回事,总是发送不成功,请高手帮我看看 问题出...
polestar707 嵌入式系统
每个电子工程师都应该有一本的免费引脚电子书(The Pinouts Book)
引脚书是一本为设计师和工程师制作的免费数字书,作为快速参考,以便在你的电子项目中记住不同的...
dcexpert DIY/开源硬件专区
热门器件
热门资源推荐
器件捷径:
S0 S1 S2 S3 S4 S5 S6 S7 S8 S9 SA SB SC SD SE SF SG SH SI SJ SK SL SM SN SO SP SQ SR SS ST SU SV SW SX SY SZ T0 T1 T2 T3 T4 T5 T6 T7 T8 T9 TA TB TC TD TE TF TG TH TI TJ TK TL TM TN TO TP TQ TR TS TT TU TV TW TX TY TZ U0 U1 U2 U3 U4 U6 U7 U8 UA UB UC UD UE UF UG UH UI UJ UK UL UM UN UP UQ UR US UT UU UV UW UX UZ V0 V1 V2 V3 V4 V5 V6 V7 V8 V9 VA VB VC VD VE VF VG VH VI VJ VK VL VM VN VO VP VQ VR VS VT VU VV VW VX VY VZ W0 W1 W2 W3 W4 W5 W6 W7 W8 W9 WA WB WC WD WE WF WG WH WI WJ WK WL WM WN WO WP WR WS WT WU WV WW WY X0 X1 X2 X3 X4 X5 X7 X8 X9 XA XB XC XD XE XF XG XH XK XL XM XN XO XP XQ XR XS XT XU XV XW XX XY XZ Y0 Y1 Y2 Y4 Y5 Y6 Y9 YA YB YC YD YE YF YG YH YK YL YM YN YP YQ YR YS YT YX Z0 Z1 Z2 Z3 Z4 Z5 Z6 Z8 ZA ZB ZC ZD ZE ZF ZG ZH ZJ ZL ZM ZN ZP ZR ZS ZT ZU ZV ZW ZX ZY
需要登录后才可以下载。
登录取消