ADVANCE INFORMATION
Am29LV640MT/B
64 Megabit (4 M x 16-Bit/8 M x 8-Bit) MirrorBit
3.0 Volt-only Boot Sector Flash Memory
DISTINCTIVE CHARACTERISTICS
ARCHITECTURAL ADVANTAGES
s
Single power supply operation
— 3 V for read, erase, and program operations
s
Manufactured on 0.23 µm MirrorBit process
technology
s
SecSi (Secured Silicon) Sector region
— 128-word/256-byte sector for permanent, secure
identification through an 8-word/16-byte random
Electronic Serial Number, accessible through a
command sequence
— May be programmed and locked at the factory or by
the customer
s
Flexible sector architecture
— One hundred twenty-seven 32 Kword/64-Kbyte
sectors
— Eight 4 Kword/8 Kbyte boot sectors
s
Compatibility with JEDEC standards
— Provides pinout and software compatibility for
single-power supply flash, and superior inadvertent
write protection
s
Minimum 100,000 erase cycle guarantee per sector
s
20-year data retention at 125°C
PERFORMANCE CHARACTERISTICS
s
High performance
— 90 ns access time
— 25 ns page read times
— 0.4 s typical sector erase time
— 5.9 µs typical write buffer word programming time:
16-word/32-byte write buffer reduces overall
programming time for multiple-word/byte updates
— 4-word/8-byte page read buffer
— 16-word/32-byte write buffer
s
Low power consumption (typical values at 3.0 V, 5
MHz)
— 30 mA typical active read current
— 50 mA typical erase/program current
— 1 µA typical standby mode current
s
Package options
— 48-pin TSOP
— 63-ball Fine-pitch BGA
— 64-ball Fortified BGA
SOFTWARE & HARDWARE FEATURES
s
Software features
— Program Suspend & Resume: read other sectors
before programming operation is completed
— Erase Suspend & Resume: read/program other
sectors before an erase operation is completed
— Data# polling & toggle bits provide status
— Unlock Bypass Program command reduces overall
multiple-word programming time
— CFI (Common Flash Interface) compliant: allows host
system to identify and accommodate multiple flash
devices
s
Hardware features
— Sector Group Protection: hardware-level method of
preventing write operations within a sector group
— Temporary Sector Unprotect: V
ID
-level method of
changing code in locked sectors
— WP#/ACC input:
Write Protect input (WP#) protects top or bottom two
sectors regardless of sector protection settings
ACC (high voltage) accelerates programming time for
higher throughput during system production
— Hardware reset input (RESET#) resets device
— Ready/Busy# output (RY/BY#) indicates program or
erase cycle completion
This Data Sheet states AMD’s current technical specifications regarding the Products described herein. This Data
Sheet may be revised by subsequent versions or modifications due to changes in technical specifications.8/12/02
Publication#
26190
Rev:
B
Amendment/+2
Issue Date:
August 9, 2002
Refer to AMD’s Website (www.amd.com) for the latest information.
A D V A N C E
I N F O R M A T I O N
GENERAL DESCRIPTION
The Am29LV640MT/B is a 64 Mbit, 3.0 volt single
power supply flash memory device organized as
4,194,304 words or 8,388,608 bytes. The device has
an 8-bit/16-bit bus and can be programmed either in
the host system or in standard EPROM programmers.
An access time of 90, 100, 110, or 120 ns is available.
Note that each access time has a specific operating
voltage range (V
CC
) and an I/O voltage range (V
IO
), as
specified in the
Product Selector Guide
and the
Order-
ing Information
sections. The device is offered in a
48-pin TSOP, 63-ball Fine-pitch BGA or 64-ball Forti-
fied BGA package. Each device has separate chip en-
able (CE#), write enable (WE#) and output enable
(OE#) controls.
Each device requires only a
single 3.0 volt power
supply
for both read and write functions. In addition to
a V
CC
input, a high-voltage
accelerated program
(ACC)
function provides shorter programming times
through increased current on the WP#/ACC input. This
feature is intended to facilitate factory throughput dur-
ing system production, but may also be used in the
field if desired.
The device is entirely command set compatible with
the
JEDEC single-power-supply Flash standard.
Commands are written to the device using standard
microprocessor write timing. Write cycles also inter-
nally latch addresses and data needed for the pro-
gramming and erase operations.
The
sector erase architecture
allows memory sec-
tors to be erased and reprogrammed without affecting
the data contents of other sectors. The device is fully
erased when shipped from the factory.
Device programming and erasure are initiated through
command sequences. Once a program or erase oper-
ation has begun, the host system need only poll the
DQ7 (Data# Polling) or DQ6 (toggle)
status bits
or
monitor the
Ready/Busy# (RY/BY#)
output to deter-
mine whether the operation is complete. To facilitate
programming, an
Unlock Bypass
mode reduces com-
mand sequence overhead by requiring only two write
cycles to program data instead of four.
Hardware data protection
measures include a low
V
CC
detector that automatically inhibits write opera-
tions during power transitions. The hardware sector
protection feature disables both program and erase
operations in any combination of sectors of memory.
This can be achieved in-system or via programming
equipment.
The
Erase Suspend/Erase Resume
feature allows
the host system to pause an erase operation in a
given sector to read or program any other sector and
then complete the erase operation. The
Program
Suspend/Program Resume
feature enables the host
system to pause a program operation in a given sector
to read any other sector and then complete the pro-
gram operation.
The
hardware RESET# pin
terminates any operation
in progress and resets the device, after which it is then
ready for a new operation. The RESET# pin may be
tied to the system reset circuitry. A system reset would
thus also reset the device, enabling the host system to
read boot-up firmware from the Flash memory device.
The device reduces power consumption in the
standby mode
when it detects specific voltage levels
on CE# and RESET#, or when addresses have been
stable for a specified period of time.
The
Write Protect (WP#)
feature protects the top or
bottom two sectors by asserting a logic low on the
WP#/ACC pin. The protected sector will still be pro-
tected even during accelerated programming.
The
SecSi (Secured Silicon) Sector
provides a
128-word/256-byte area for code or data that can be
permanently protected. Once this sector is protected,
no further changes within the sector can occur.
AMD MirrorBit flash technology combines years of
Flash memory manufacturing experience to produce
the highest levels of quality, reliability and cost effec-
tiveness. The device electrically erases all bits within a
sector simultaneously via hot-hole assisted erase. The
data is programmed using hot electron injection.
2
Am29LV640MT/B
August 9, 2002
A D V A N C E
I N F O R M A T I O N
MIRRORBIT 64 MBIT DEVICE FAMILY
Device
LV065MU
LV640MT/B
LV640MH/L
LV641MH/L
LV640MU
Bus
x8
x8/x16
x8/x16
x16
x16
Sector Architecture
Uniform (64 Kbyte)
Boot (8 x 8 Kbyte
at top & bottom)
Uniform (64 Kbyte)
Uniform (32 Kword)
Uniform (32 Kword)
Packages
48-pin TSOP (std. & rev. pinout),
63-ball FBGA
48-pin TSOP, 63-ball Fine-pitch BGA,
64-ball Fortified BGA
56-pin TSOP (std. & rev. pinout),
64-ball Fortified BGA
48-pin TSOP (std. & rev. pinout)
64-ball Fortified BGA,
63-ball Fine-pitch BGA
V
IO
Yes
No
Yes
Yes
Yes
RY/BY#
Yes
Yes
Yes
No
Yes
WP#, ACC
ACC only
WP#/ACC pin
WP#/ACC pin
Separate WP#
and ACC pins
ACC only
WP# Protection
No WP#
2 x 8 Kbyte
top or bottom
1 x 64 Kbyte
high or low
1 x 32 Kword
top or bottom
No WP#
RELATED DOCUMENTS
To download related documents, click on the following
links or go to www.amd.com
→
Flash Memory
→
Prod-
uct Information
→
MirrorBit
→
Flash Information
→
Tech-
nical Documentation.
MirrorBit™ Flash Memory Write Buffer Programming
and Page Buffer Read
Implementing a Common Layout for AMD MirrorBit
and Intel StrataFlash Memory Devices
Migrating from Single-byte to Three-byte Device IDs
AMD MirrorBit™ White Paper
August 9, 2002
Am29LV640MT/B
3
A D V A N C E
I N F O R M A T I O N
TABLE OF CONTENTS
Product Selector Guide . . . . . . . . . . . . . . . . . . . . . 5
Block Diagram . . . . . . . . . . . . . . . . . . . . . . . . . . . . 5
Connection Diagrams . . . . . . . . . . . . . . . . . . . . . . 6
Pin Description. . . . . . . . . . . . . . . . . . . . . . . . . . . . 8
Ordering Information . . . . . . . . . . . . . . . . . . . . . . . 9
Device Bus Operations . . . . . . . . . . . . . . . . . . . . 10
Table 1. Device Bus Operations .....................................................10
Table 13. Command Definitions (x8 Mode, BYTE# = V
IL
)............... 35
Write Operation Status . . . . . . . . . . . . . . . . . . . . . 36
DQ7: Data# Polling ................................................................. 36
Figure 7. Data# Polling Algorithm .................................................. 36
RY/BY#: Ready/Busy#............................................................ 37
DQ6: Toggle Bit I .................................................................... 37
Figure 8. Toggle Bit Algorithm........................................................ 38
Word/Byte Configuration ........................................................ 10
Requirements for Reading Array Data ................................... 10
Page Mode Read .................................................................... 11
Writing Commands/Command Sequences ............................ 11
Write Buffer ............................................................................. 11
Accelerated Program Operation ............................................. 11
Autoselect Functions .............................................................. 11
Standby Mode ........................................................................ 11
Automatic Sleep Mode ........................................................... 12
RESET#: Hardware Reset Pin ............................................... 12
Output Disable Mode .............................................................. 12
Table 2. Am29LV640MT Top Boot Sector Architecture ..................12
Table 3. Am29LV640MB Bottom Boot Sector Architecture .............15
DQ2: Toggle Bit II ................................................................... 38
Reading Toggle Bits DQ6/DQ2 ............................................... 38
DQ5: Exceeded Timing Limits ................................................ 39
DQ3: Sector Erase Timer ....................................................... 39
DQ1: Write-to-Buffer Abort ..................................................... 39
Table 14. Write Operation Status ................................................... 39
Absolute Maximum Ratings. . . . . . . . . . . . . . . . . 40
Figure 9. Maximum Negative Overshoot Waveform ..................... 40
Figure 10. Maximum Positive Overshoot Waveform..................... 40
Operating Ranges . . . . . . . . . . . . . . . . . . . . . . . . . 40
DC Characteristics . . . . . . . . . . . . . . . . . . . . . . . . 41
Test Conditions. . . . . . . . . . . . . . . . . . . . . . . . . . . 42
Figure 11. Test Setup.................................................................... 42
Table 15. Test Specifications ......................................................... 42
Autoselect Mode..................................................................... 18
Table 4. Autoselect Codes, (High Voltage Method) .......................18
Key to Switching Waveforms. . . . . . . . . . . . . . . . 42
Figure 12. Input Waveforms and
Measurement Levels...................................................................... 42
Sector Group Protection and Unprotection ............................. 19
Table 5. Am29LV640MT Top Boot Sector Protection .....................19
Table 6. Am29LV640MB Bottom Boot Sector Protection ................19
Write Protect (WP#) ................................................................ 20
Temporary Sector Group Unprotect ....................................... 20
Figure 1. Temporary Sector Group Unprotect Operation................ 20
Figure 2. In-System Sector Group Protect/Unprotect Algorithms ... 21
AC Characteristics . . . . . . . . . . . . . . . . . . . . . . . . 43
Read-Only Operations ........................................................... 43
Figure 13. Read Operation Timings ............................................... 43
Figure 14. Page Read Timings ...................................................... 44
Hardware Reset (RESET#) .................................................... 45
Figure 15. Reset Timings ............................................................... 45
SecSi (Secured Silicon) Sector Flash Memory Region .......... 22
Table 7. SecSi Sector Contents ......................................................22
Erase and Program Operations .............................................. 46
Figure 16. Program Operation Timings..........................................
Figure 17. Accelerated Program Timing Diagram..........................
Figure 18. Chip/Sector Erase Operation Timings ..........................
Figure 19. Data# Polling Timings (During Embedded Algorithms).
Figure 20. Toggle Bit Timings (During Embedded Algorithms)......
Figure 21. DQ2 vs. DQ6.................................................................
47
47
48
49
50
50
Hardware Data Protection ...................................................... 22
Low VCC Write Inhibit ............................................................ 22
Write Pulse “Glitch” Protection ............................................... 23
Logical Inhibit .......................................................................... 23
Power-Up Write Inhibit ............................................................ 23
Common Flash Memory Interface (CFI) . . . . . . . 23
Table 9. System Interface String......................................................24
Temporary Sector Unprotect .................................................. 51
Figure 22. Temporary Sector Group Unprotect Timing Diagram ... 51
Figure 23. Sector Group Protect and Unprotect Timing Diagram .. 52
Command Definitions . . . . . . . . . . . . . . . . . . . . . 25
Reading Array Data ................................................................ 25
Reset Command ..................................................................... 26
Autoselect Command Sequence ............................................ 26
Enter SecSi Sector/Exit SecSi Sector Command Sequence .. 26
Word/Byte Program Command Sequence ............................. 26
Unlock Bypass Command Sequence ..................................... 27
Write Buffer Programming ...................................................... 27
Accelerated Program .............................................................. 28
Figure 3. Write Buffer Programming Operation............................... 29
Figure 4. Program Operation .......................................................... 30
Alternate CE# Controlled Erase and Program Operations ..... 53
Figure 24. Alternate CE# Controlled Write (Erase/Program)
Operation Timings.......................................................................... 54
Program Suspend/Program Resume Command Sequence ... 30
Figure 5. Program Suspend/Program Resume............................... 31
Chip Erase Command Sequence ........................................... 31
Sector Erase Command Sequence ........................................ 31
Erase Suspend/Erase Resume Commands ........................... 32
Figure 6. Erase Operation............................................................... 33
Erase And Programming Performance. . . . . . . . 55
Latchup Characteristics . . . . . . . . . . . . . . . . . . . . 55
TSOP Pin and BGA Package Capacitance . . . . . 55
Data Retention. . . . . . . . . . . . . . . . . . . . . . . . . . . . 55
Physical Dimensions . . . . . . . . . . . . . . . . . . . . . . 56
TS 048—48-Pin Standard Pinout Thin Small Outline Package
(TSOP) ................................................................................... 56
FBE063—63-Ball Fine-pitch Ball Grid Array (FBGA)
12 x 11 mm Package .............................................................. 57
LAA064—64-Ball Fortified Ball Grid Array (FBGA)
13 x 11 mm Package .............................................................. 58
Revision Summary . . . . . . . . . . . . . . . . . . . . . . . . 59
Command Definitions ............................................................. 34
Table 12. Command Definitions (x16 Mode, BYTE# = V
IH
) .............34
4
Am29LV640MT/B
August 9, 2002
A D V A N C E
I N F O R M A T I O N
PRODUCT SELECTOR GUIDE
Part Number
Speed Option
V
CC
= 3.0–3.6 V
V
CC
= 2.7–3.6 V
Max. Access Time (ns)
Max. CE# Access Time (ns)
Max. Page access time (t
PACC
)
Max. OE# Access Time (ns)
90
90
25
25
90R
100, 100R
100
100
30
30
110, 110R
110
110
40
40
120, 120R
120
120
40
40
Am29LV640MT/B
Note:
See “AC Characteristics” for full specifications.
BLOCK DIAGRAM
RY/BY#
V
CC
V
SS
Erase Voltage
Generator
RESET#
WE#
WP#/ACC
BYTE#
Input/Output
Buffers
Sector Switches
DQ0
–
DQ15 (A-1)
State
Control
Command
Register
PGM Voltage
Generator
Chip Enable
Output Enable
Logic
STB
Data
Latch
CE#
OE#
STB
V
CC
Detector
Timer
Address Latch
Y-Decoder
Y-Gating
X-Decoder
Cell Matrix
A21–A0
August 9, 2002
Am29LV640MT/B
5