首页 > 器件类别 > 存储 > 存储

AS7C1025A-10TI

5V/3.3V 128K X 8 CMOS SRAM (Revolutionary pinout)

器件类别:存储    存储   

厂商名称:ALSC [Alliance Semiconductor Corporation]

下载文档
器件参数
参数名称
属性值
是否Rohs认证
不符合
厂商名称
ALSC [Alliance Semiconductor Corporation]
零件包装代码
TSOP2
包装说明
TSOP2, TSOP32,.46
针数
32
Reach Compliance Code
unknow
ECCN代码
3A991.B.2.B
最长访问时间
10 ns
I/O 类型
COMMON
JESD-30 代码
R-PDSO-G32
JESD-609代码
e0
长度
20.95 mm
内存密度
1048576 bi
内存集成电路类型
STANDARD SRAM
内存宽度
8
功能数量
1
端子数量
32
字数
131072 words
字数代码
128000
工作模式
ASYNCHRONOUS
最高工作温度
85 °C
最低工作温度
-40 °C
组织
128KX8
输出特性
3-STATE
封装主体材料
PLASTIC/EPOXY
封装代码
TSOP2
封装等效代码
TSOP32,.46
封装形状
RECTANGULAR
封装形式
SMALL OUTLINE, THIN PROFILE
并行/串行
PARALLEL
峰值回流温度(摄氏度)
240
电源
5 V
认证状态
Not Qualified
座面最大高度
1.2 mm
最大待机电流
0.0005 A
最小待机电流
2 V
最大压摆率
0.12 mA
最大供电电压 (Vsup)
5.5 V
最小供电电压 (Vsup)
4.5 V
标称供电电压 (Vsup)
5 V
表面贴装
YES
技术
CMOS
温度等级
INDUSTRIAL
端子面层
Tin/Lead (Sn/Pb)
端子形式
GULL WING
端子节距
1.27 mm
端子位置
DUAL
处于峰值回流温度下的最长时间
NOT SPECIFIED
宽度
10.16 mm
文档预览
January 2001
Advance Information
®
AS7C1025A
AS7C31025A
5V/3.3V 128K X 8 CMOS SRAM (Revolutionary pinout)
Features
AS7C1025A (5V version)
AS7C31025A (3.3V version)
Industrial and commercial temperatures
Organization: 131,072 x 8 bits
High speed
- 10/10/12/15/20 ns address access time
- 3/3/4/5 ns output enable access time
• Low power consumption: ACTIVE
- 660 mW (AS7C1025A) / max @ 10 ns (5V)
- 324 mW (AS7C31025A) / max @ 10 ns (3.3V)
• Low power consumption: STANDBY
- 55 mW (AS7C1025A) / max CMOS (5V)
- 36 mW (AS7C31025A) / max CMOS (3.3V)
Latest 6T 0.25u CMOS technology
2.0V data retention
Easy memory expansion with CE, OE inputs
Center power and ground
TTL/LVTTL-compatible, three-state I/O
JEDEC-standard packages
- 32-pin, 300 mil SOJ
- 32-pin, 400 mil SOJ
- 32-pin, TSOP II
• ESD protection
2000 volts
• Latch-up current
200 mA
32-pin TSOP II
A0
A1
A2
A3
CE
I/O0
I/O1
V
CC
GND
I/O2
I/O3
WE
A4
A5
A6
A7
1
2
3
4
5
6
7
8
9
10
11
12
13
14
15
16
32
31
30
29
28
27
26
25
24
23
22
21
20
19
18
17
A16
A15
A14
A13
OE
I/O7
I/O6
GND
V
CC
I/O5
I/O4
A12
A11
A10
A9
A8
Pin arrangement
Logic block diagram
V
CC
GND
Input buffer
A0
A1
A2
A3
A4
A5
A6
A7
A8
I/O7
Row decoder
512×256×8
Array
(1,048,576)
Sense amp
32-pin SOJ (300 mil)
32-pin SOJ (400 mil)
I/O0
WE
OE
CE
A0
A1
A2
A3
CE
I/O0
I/O1
V
CC
GND
I/O2
I/O3
WE
A4
A5
A6
A7
1
2
3
4
5
6
7
8
9
10
11
12
13
14
15
16
32
31
30
29
28
27
26
25
24
23
22
21
20
19
18
17
A16
A15
A14
A13
OE
I/O7
I/O6
GND
V
CC
I/O5
I/O4
A12
A11
A10
A9
A8
Column decoder
A9
A10
A11
A12
A13
A14
A15
A16
Control
circuit
Selection guide
AS7C1025A-10
AS7C31025A-10
Maximum address access time
Maximum output enable access
time
Maximum
operating
current
Maximum
CMOS standby
current
AS7C1025A
AS7C31025A
AS7C1025A
AS7C31025A
10
3
120
90
10
10
AS7C1025A-12
AS7C31025A-12
12
3
110
80
10
10
AS7C1025A-15
AS7C31025A-15
15
4
100
80
10
10
AS7C1025A-20
AS7C31025A-20
20
5
100
80
15
15
Unit
ns
ns
mA
mA
mA
mA
2/6/01; V.0.9
Alliance Semiconductor
AS7C1025A
AS7C31025A
AS7C1025A
AS7C31025A
P. 1 of 8
Copyright © Alliance Semiconductor. All rights reserved.
®
AS7C1025A
AS7C31025A
Functional description
The AS7C1025A and AS7C31025A are high-performance CMOS 1,048,576-bit Static Random Access Memory (SRAM) devices organized as
131,072 x 8 bits. They are designed for memory applications where fast data access, low power, and simple interfacing are desired.
Equal address access and cycle times (t
AA
, t
RC
, t
WC
) of 10/12/15/20 ns with output enable access times (t
OE
) of 3/3/4/5 ns are ideal for
high-performance applications. The chip enable input CE permits easy memory and expansion with multiple-bank memory systems.
When CE is high the devices enter standby mode. The standard AS7C1025A is guaranteed not to exceed 55 mW power consumption in
standby mode. Both devices also offer 2.0V data retention.
A write cycle is accomplished by asserting write enable (WE) and chip enable (CE). Data on the input pins I/O0-I/O7 is written on the rising
edge of WE (write cycle 1) or CE (write cycle 2). To avoid bus contention, external devices should drive I/O pins only after outputs have been
disabled with
output enable (
OE
) or write enable
(WE).
A read cycle is accomplished by asserting output enable (OE) and chip enable (CE), with write enable (WE) high. The chips drive I/O pins
with the data word referenced by the input address. When either chip enable or output enable is inactive, or write enable is active, output
drivers stay in high-impedance mode.
All chip inputs and outputs are TTL-compatible, and operation is from a single 5V supply (AS7C1025A) or 3.3V supply (AS7C31025A). The
AS7C1025A and AS7C31025A are packaged in common industry standard packages.
Absolute maximum ratings
Parameter
Voltage on V
CC
relative to GND
Voltage on any pin relative to GND
Power dissipation
Storage temperature (plastic)
Ambient temperature with V
CC
applied
DC current into outputs (low)
Device
AS7C1025A
AS7C31025A
Symbol
V
t1
V
t1
V
t2
P
D
T
stg
T
bias
I
OUT
Min
–0.50
–0.50
–0.50
–65
–55
Max
+7.0
+5.0
V
CC
+ 0.5
1.0
+150
+125
20
Unit
V
V
V
W
o
o
C
C
mA
NOTE: Stresses greater than those listed under
Absolute Maximum Ratings
may cause permanent damage to the device. This is a stress rating only and functional oper-
ation of the device at these or any other conditions outside those indicated in the operational sections of this specification is not implied. Exposure to absolute
maximum rating conditions for extended periods may affect reliability.
Truth table
CE
H
L
L
L
WE
X
H
H
L
OE
X
H
L
X
Data
High Z
High Z
D
OUT
D
IN
Mode
Standby (I
SB
, I
SB1
)
Output disable (I
CC
)
Read (I
CC
)
Write (I
CC
)
Key: X = Don’t Care, L = Low, H = High
2/6/01; V.0.9
Alliance Semiconductor
P. 2 of 8
®
AS7C1025A
AS7C31025A
Recommended operating conditions
Parameter
Supply voltage
Device
AS7C1025A
AS7C31025A
AS7C1025A
Input voltage
AS7C31025A
Both
Ambient operating temperature
V
IL
min. = –3.0V for pulse width less than t
RC
/2.
Symbol
V
CC
V
CC
V
IH
V
IH
V
IL†
T
A
T
A
Min
4.5
3.0
2.2
2.0
–0.5
0
–40
Nominal
5.0
3.3
Max
5.5
3.6
V
CC
+ 0.5
V
CC
+ 0.5
0.8
70
85
Unit
V
V
V
V
V
o
o
commercial
industrial
C
C
DC operating characteristics (over the operating range)
1
-10
Parameter
Input
leakage
current
Output
leakage
current
Operating
power
supply
current
Standby
power
supply
current
1
Output
voltage
Data
retention
current
-12
Min
-15
Min
-20
Sym
|
I
LI
|
Test conditions
V
CC
= Max, V
IN
= GND to V
CC
V
CC
= Max, CE = V
IH
, V
out
= GND
to V
CC
Device
Both
Min
Max
1
Max
1
Max Min Max Unit
1
1
µA
|
I
LO
|
Both
AS7C1025A
2.4
1
120
90
30
30
10
10
.04
2.4
1
110
80
25
25
10
10
0.4
2.4
1
100
80
20
20
10
10
0.4
2.4
1
100
80
20
20
15
15
0.4
µA
I
CC
CE = V
IL
,
f
=
f
Max,
I
OUT
= 0 mA
AS7C31025A
AS7C1025A
AS7C31025A
AS7C1025A
AS7C31025A
AS7C1025A
AS7C31025A
mA
I
SB
I
SB1
V
OL
V
OH
I
CCDR
CE = V
IH
, f = f
Max
, f
OUT
= 0
CE
V
CC
–0.2V, V
IN
0.2V or V
IN
V
CC
–0.2V, f = 0, f
OUT
= 0
I
OL
= 8 mA, V
CC
= Min
I
OH
= –4 mA, V
CC
= Min
V
CC
= 2.0V
CE
V
CC
– 0.2V
V
IN
V
CC
– 0.2V
or
V
IN
0.2V
mA
mA
V
V
mA
mA
AS7C1025A
AS7C31025A
1
1
1
1
1
1
5
5
Capacitance (
f = 1 MHz, T
a
= 25
o
C, V
CC
= NOMINAL
)
2
Parameter
Input capacitance
I/O capacitance
Symbol
C
IN
C
I/O
Signals
A, CE, WE, OE
I/O
Test conditions
V
IN
= 0V
V
IN
= V
OUT
= 0V
Max
5
7
Unit
pF
pF
2/6/01; V.0.9
Alliance Semiconductor
P. 3 of 8
®
AS7C1025A
AS7C31025A
Read cycle (over the operating range)
3,9
-10
Parameter
Read cycle time
Address access time
Chip enable (CE) access time
Output enable (OE) access time
Output hold from address change
CE
Low t
o output in low Z
CE Low to output in high Z
OE Low to output in low Z
OE High to output in high Z
Power up time
Power down time
Symbol
t
RC
t
AA
t
ACE
t
OE
t
OH
t
CLZ
t
CHZ
t
OLZ
t
OHZ
t
PU
t
PD
10
2
0
0
0
10
10
3
3
3
10
12
3
0
0
0
-12
12
12
3
3
3
12
15
3
0
0
0
-15
15
15
4
4
4
15
20
3
0
0
0
-20
Min
Max
20
20
5
5
5
20
Unit
ns
ns
ns
ns
ns
ns
ns
ns
ns
ns
ns
5
4, 5
4, 5
4, 5
4, 5
4, 5
4, 5
3
3
Notes
Min Max Min
Max Min Max
Key to switching waveforms
Rising input
Falling input
Undefined/don’t care
Read waveform 1 (address controlled)
3,6,7,9
t
RC
Address
t
AA
D
OUT
Data valid
t
OH
Read waveform 2 (CE and OE controlled)
3,6,8,9
CE
t
OE
OE
D
OUT
Supply
current
t
PU
t
ACE
t
CLZ
50%
Data valid
t
PD
50%
I
CC
I
SB
t
OLZ
t
OHZ
t
CHZ
t
RC1
2/6/01; V.0.9
Alliance Semiconductor
P. 4 of 8
®
AS7C1025A
AS7C31025A
Write cycle (over the operating range)
11
-10
Parameter
Write cycle time
Chip enable (CE) to write end
Address setup to write end
Address setup time
Write pulse width
Address hold from end of write
Data valid to write end
Data hold time
Write enable to output in high Z
Output active from write end
Symbol
t
WC
t
CW
t
AW
t
AS
t
WP
t
AH
t
DW
t
DH
t
WZ
t
OW
1
Min
10
8
8
0
7
0
5
0
6
12
10
9
0
8
0
6
0
1
-12
Max
6
15
12
10
0
9
0
8
0
1
-15
Min
Max
6
20
12
12
0
12
0
10
0
2
-20
Min
Max
8
Unit
ns
ns
ns
ns
ns
ns
ns
ns
ns
ns
4, 5
4, 5
4, 5
Notes
Max Min
Write waveform 1 (WE controlled)
10,11
t
WC
t
AW
Address
t
WP
WE
t
AS
D
IN
t
WZ
D
OUT
t
DW
Data valid
t
OW
t
DH
t
AH
Write waveform 2 (CE controlled)
10,11
t
AW
Address
t
AS
CE
t
WP
WE
t
WZ
D
IN
D
OUT
t
DW
Data valid
t
DH
t
CW
t
WC
t
AH
2/6/01; V.0.9
Alliance Semiconductor
P. 5 of 8
查看更多>
热门器件
热门资源推荐
器件捷径:
S0 S1 S2 S3 S4 S5 S6 S7 S8 S9 SA SB SC SD SE SF SG SH SI SJ SK SL SM SN SO SP SQ SR SS ST SU SV SW SX SY SZ T0 T1 T2 T3 T4 T5 T6 T7 T8 T9 TA TB TC TD TE TF TG TH TI TJ TK TL TM TN TO TP TQ TR TS TT TU TV TW TX TY TZ U0 U1 U2 U3 U4 U6 U7 U8 UA UB UC UD UE UF UG UH UI UJ UK UL UM UN UP UQ UR US UT UU UV UW UX UZ V0 V1 V2 V3 V4 V5 V6 V7 V8 V9 VA VB VC VD VE VF VG VH VI VJ VK VL VM VN VO VP VQ VR VS VT VU VV VW VX VY VZ W0 W1 W2 W3 W4 W5 W6 W7 W8 W9 WA WB WC WD WE WF WG WH WI WJ WK WL WM WN WO WP WR WS WT WU WV WW WY X0 X1 X2 X3 X4 X5 X7 X8 X9 XA XB XC XD XE XF XG XH XK XL XM XN XO XP XQ XR XS XT XU XV XW XX XY XZ Y0 Y1 Y2 Y4 Y5 Y6 Y9 YA YB YC YD YE YF YG YH YK YL YM YN YP YQ YR YS YT YX Z0 Z1 Z2 Z3 Z4 Z5 Z6 Z8 ZA ZB ZC ZD ZE ZF ZG ZH ZJ ZL ZM ZN ZP ZR ZS ZT ZU ZV ZW ZX ZY
需要登录后才可以下载。
登录取消