首页 > 器件类别 >

AS7C34098-20

5V/3.3V 256K x 16 CMOS SRAM

厂商名称:ALSC [Alliance Semiconductor Corporation]

下载文档
文档预览
January 2005
®
AS7C4098
AS7C34098
5V/3.3V 256K × 16 CMOS SRAM
Features
• AS7C4098 (5V version)
• AS7C34098 (3.3V version)
• Industrial and commercial temperature
• Organization: 262,144 words × 16 bits
• Center power and ground pins
• High speed
- 10/12/15/20 ns address access time
- 5/6/7/8 ns output enable access time
• Low power consumption: STANDBY
- 110 mW (AS7C4098)/max CMOS
- 72 mW (AS7C34098)/max CMOS
• Individual byte read/write controls
• Easy memory expansion with CE, OE inputs
• TTL- and CMOS-compatible, three-state I/O
• 44-pin JEDEC standard packages
• ESD protection
2000 volts
• Latch-up current
100 mA
- 400-mil SOJ
- TSOP 2
• Low power consumption: ACTIVE
- 1375 mW (AS7C4098)/max @ 12 ns
- 576 mW (AS7C34098)/max @ 10 ns
Logic block diagram
A0
A1
A2
A3
A4
A6
A7
A8
A12
A13
I/O1–I/O8
I/O9–I/O16
WE
V
CC
1024 × 256 × 16
Array
(4,194,304)
GND
Pin arrangement for SOJ and TSOP 2
44-pin (400 mil) SOJ
TSOP2
A0
A1
A2
A3
A4
CE
I/O1
I/O2
I/O3
I/O4
V
CC
GND
I/O5
I/O6
I/O7
I/O8
WE
A5
A6
A7
A8
A9
1
2
3
4
5
6
7
8
9
10
11
12
13
14
15
16
17
18
19
20
21
22
44
43
42
41
40
39
38
37
36
35
34
33
32
31
30
29
28
27
26
25
24
23
A17
A16
A15
OE
UB
LB
I/O16
I/O15
I/O14
I/O13
GND
V
CC
I/O12
I/O11
I/O10
I/O9
NC
A14
A13
A12
A11
A10
I/O
buffer
Row Decoder
Control circuit
Column decoder
A5
A9
A10
A11
A14
A15
A16
A17
UB
OE
LB
CE
Selection guide
–10
Maximum address access time
Maximum output enable access time
Maximum operating current
Maximum CMOS standby current
AS7C4098
AS7C34098
AS7C4098
AS7C34098
10
5
160
20
–12
12
6
250
130
20
20
–15
15
7
220
110
20
20
–20
20
8
180
100
20
20
Unit
ns
ns
mA
mA
mA
mA
1/13/05;
v.1.9
Alliance Semiconductor
P. 1 of 10
Copyright © Alliance Semiconductor. All rights reserved.
AS7C4098
AS7C34098
®
Functional description
The AS7C4098 and AS7C34098 are high-performance CMOS 4,194,304-bit Static Random Access Memory (SRAM) devices
organized as 262,144 words × 16 bits. They are designed for memory applications where fast data access, low power, and
simple interfacing are desired.
Equal address access and cycle times (t
AA
, t
RC
, t
WC
) of 10/12/15/20 ns with output enable access times (t
OE
) of 5/6/7/8 ns are
ideal for high-performance applications. The chip enable input CE permits easy memory expansion with multiple-bank
memory systems.
When CE is High the device enters standby mode. The standard AS7C4098/AS7C34098 is guaranteed not to exceed 110/
72mW power consumption in CMOS standby mode. A write cycle is accomplished by asserting write enable (WE) and chip
enable (CE). Data on the input pins I/O1–I/O16 is written on the rising edge of WE (write cycle 1) or CE (write cycle 2). To
avoid bus contention, external devices should drive I/O pins only after outputs have been disabled with output enable (OE) or
write enable (WE).
A read cycle is accomplished by asserting output enable (OE) and chip enable (CE), with write enable (WE) High. The chip
drives I/O pins with the data word referenced by the input address. When either chip enable or output enable is inactive, or
write enable is active, output drivers stay in high-impedance mode.
These devices provide multiple center power and ground pins, and separate byte enable controls, allowing individual bytes to
be written and read. LB controls the lower bits, I/O1–I/O8, and UB controls the higher bits, I/O9–I/O16.
All chip inputs and outputs are TTL- and CMOS-compatible, and operation is from either a single 5V (AS7C4098) or 3.3V
(AS7C34098) supply. Both devices are available in the JEDEC standard 400-mL, 44-pin SOJ and TSOP 2 packages.
Absolute maximum ratings
Parameter
Voltage on V
CC
relative to GND
Voltage on any pin relative to GND
Power dissipation
Storage temperature
Ambient temperature with V
CC
applied
DC current into outputs (low)
Device
AS7C4098
AS7C34098
Symbol
V
t1
V
t1
V
t2
P
D
T
stg
T
bias
I
OUT
Min
–0.50
–0.50
–0.50
–65
–55
Max
+7.0
+5.0
V
CC
+0.50
1.5
+150
+125
±20
Unit
V
V
V
W
°C
°C
mA
Note: Stresses greater than those listed under
Absolute Maximum Ratings
may cause permanent damage to the device. This is a stress rating only and
functional operation of the device at these or any other conditions outside those indicated in the operational sections of this specification is not implied.
Exposure to absolute maximum rating conditions for extended periods may affect reliability.
Truth table
CE
H
L
L
L
WE
X
H
X
H
OE
X
H
X
L
LB
X
X
H
L
H
L
L
UB
X
X
H
H
L
L
H
L
L
I/O1–I/O8
High Z
High Z
D
OUT
High Z
D
OUT
D
IN
High Z
D
IN
I/O9–I/O16
High Z
High Z
High Z
D
OUT
D
OUT
High Z
D
IN
D
IN
Mode
Standby (I
SB
, I
SB1
)
Output disable (I
CC
)
Read (I
CC
)
L
L
X
H
L
Write (I
CC
)
Key: X = Don’t care, L = Low, H = High.
1/13/05;
v.1.9
Alliance Semiconductor
P. 2 of 10
AS7C4098
AS7C34098
®
Recommended operating conditions
Parameter
AS7C4098
Supply voltage
AS7C34098
AS7C34098
AS7C4098
Input voltage
commercial
industrial
AS7C34098
Symbol
V
CC
(12/15/20)
V
CC
(10)
V
CC
(12/15/20)
V
IH
V
IH
V
IL1
Ambient operating temperature
T
A
T
A
Min Typical
4.5
3.15
3.0
2.2
2.0
–0.5
0
–40
5.0
3.3
3.3
Max
5.5
3.6
3.6
V
CC
+ 0.5
V
CC
+ 0.5
0.8
70
85
Unit
V
V
V
V
V
V
°C
°C
1 V
IL
min = –1.0V for pulse width less than 5ns.
DC operating characteristics (over the operating range)
1
–10
Parameter
Input leakage
current
Output leakage
current
Operating
power supply
current
Symbol
|I
LI
|
Test conditions
V
CC
= Max
V
IN
= GND to V
CC
V
CC
= Max
CE = V
IH
or OE = V
IH
or WE = V
IL
V
I/O
= GND to V
CC
V
CC
= Max
Min cycle, 100% duty
CE = V
IL
, I
OUT
= 0mA
V
CC
= Max
CE = V
IH
, f = Max
AS7C4098/
AS7C34098
AS7C4098/
AS7C34098
AS7C4098
AS7C34098
AS7C4098
AS7C34098
–12
–15
–20
Min Max Min Max Min Max Min Max Unit
1
1
1
1
µA
|I
LO
|
1
160
60
20
0.4
2.4
1
250
130
60
60
20
20
0.4
2.4
1
220
110
60
60
20
20
0.4
2.4
1
µA
180 mA
100 mA
60
60
20
20
0.4
mA
mA
mA
mA
V
V
I
CC
I
SB
Standby power
supply current
I
SB1
V
OL
V
OH
V
CC
= Max
AS7C4098
CE
V
CC
– 0.2V, V
IN
V
CC
– 0.2V or V
IN
0.2V, f = 0 AS7C34098
I
OL
= 8 mA, V
CC
= Min
I
OH
= –4 mA, V
CC
= Min
AS7C4098/
Output voltage
AS7C34098 2.4
Capacitance (f = 1MHz, T
a
= 25° C, V
CC
= NOMINAL)
2
Parameter
Input capacitance
I/O capacitance
Symbol
C
IN
C
I/O
Signals
A, CE, WE, OE, UB, LB
I/O
Test conditions
V
IN
= 0V
V
IN
= V
OUT
= 0V
Max
6
8
Unit
pF
pF
1/13/05;
v.1.9
Alliance Semiconductor
P. 3 of 10
AS7C4098
AS7C34098
®
Read cycle (over the operating range)
3,9
–10
Parameter
Read cycle time
Address access time
Chip enable (CE) access time
Output enable (OE) access time
Output hold from address change
CE Low to output in low Z
CE High to output in higfch Z
OE Low to output in low Z
OE High to output in high Z
LB, UB access time
LB, UB Low to output in low Z
LB, UB High to output in high Z
Power up time
Power down time
Symbol
t
RC
t
AA
t
ACE
t
OE
t
OH
t
CLZ
t
CHZ
t
OLZ
t
OHZ
t
BA
t
BLZ
t
BHZ
t
PU
t
PD
Min
10
3
0
0
0
0
Max
10
10
5
5
5
5
5
10
12
3
3
0
0
0
–12
Min
Max
12
12
6
6
6
6
6
12
15
3
0
0
0
0
–15
Min
Max
15
15
7
7
7
7
7
15
20
3
0
0
0
0
–20
Min
Max
20
20
8
9
9
8
9
20
Unit Notes
ns
ns
ns
ns
ns
ns
ns
ns
ns
ns
ns
ns
ns
ns
5
5
5
4, 5
4, 5
4, 5
4, 5
Key to switching waveforms
Rising input
Falling input
Undefined/don’t care
Read waveform 1 (address controlled)
6,7,9
t
RC
Address
t
OH
Data
OUT
Previous data valid
t
AA
Data valid
t
OH
1/13/05;
v.1.9
Alliance Semiconductor
P. 4 of 10
AS7C4098
AS7C34098
®
Read waveform 2 (CE, OE, UB, LB controlled)
6,8,9
t
RC
Address
t
AA
OE
t
OLZ
CE
t
ACE
t
LZ
LB, UB
t
BLZ
Data
OUT
t
BA
Data valid
t
BHZ
t
CHZ
t
OE
t
OHZ
t
OH
Write cycle (over the operating range)
11
–10
Parameter
Write cycle time
Chip enable (CE) to write end
Address setup to write end
Address setup time
Write pulse width (OE = High)
Write pulse width (OE = Low)
Write recovery time
Address hold from end of write
Data valid to write end
Data hold time
Write enable to output in High-Z
Output active from write end
Byte enable Low to write end
Symbol Min
t
WC
t
CW
t
AW
t
AS
t
WP1
t
WP2
t
WR
t
AH
t
DW
t
DH
t
WZ
t
OW
t
BW
10
7
7
0
7
10
0
0
5
0
0
3
7
Max
5
12
8
8
0
8
12
0
0
6
0
0
3
8
6
–12
Min
Max
Min
15
10
10
0
10
15
0
0
7
0
0
3
10
–15
Max
7
Min
20
12
12
0
12
20
0
0
9
0
0
3
12
–20
Max
9
Unit
ns
ns
ns
ns
ns
ns
ns
ns
ns
ns
ns
ns
ns
4, 5
4, 5
4, 5
4, 5
Note
1/13/05;
v.1.9
Alliance Semiconductor
P. 5 of 10
查看更多>
热门器件
热门资源推荐
器件捷径:
S0 S1 S2 S3 S4 S5 S6 S7 S8 S9 SA SB SC SD SE SF SG SH SI SJ SK SL SM SN SO SP SQ SR SS ST SU SV SW SX SY SZ T0 T1 T2 T3 T4 T5 T6 T7 T8 T9 TA TB TC TD TE TF TG TH TI TJ TK TL TM TN TO TP TQ TR TS TT TU TV TW TX TY TZ U0 U1 U2 U3 U4 U6 U7 U8 UA UB UC UD UE UF UG UH UI UJ UK UL UM UN UP UQ UR US UT UU UV UW UX UZ V0 V1 V2 V3 V4 V5 V6 V7 V8 V9 VA VB VC VD VE VF VG VH VI VJ VK VL VM VN VO VP VQ VR VS VT VU VV VW VX VY VZ W0 W1 W2 W3 W4 W5 W6 W7 W8 W9 WA WB WC WD WE WF WG WH WI WJ WK WL WM WN WO WP WR WS WT WU WV WW WY X0 X1 X2 X3 X4 X5 X7 X8 X9 XA XB XC XD XE XF XG XH XK XL XM XN XO XP XQ XR XS XT XU XV XW XX XY XZ Y0 Y1 Y2 Y4 Y5 Y6 Y9 YA YB YC YD YE YF YG YH YK YL YM YN YP YQ YR YS YT YX Z0 Z1 Z2 Z3 Z4 Z5 Z6 Z8 ZA ZB ZC ZD ZE ZF ZG ZH ZJ ZL ZM ZN ZP ZR ZS ZT ZU ZV ZW ZX ZY
需要登录后才可以下载。
登录取消