首页 > 器件类别 > 存储 > 存储

AS7C4098A-15TCN

Metal Film Resistors - Through Hole 1/2W 37.4ohms 1%

器件类别:存储    存储   

厂商名称:Alliance Memory

器件标准:

下载文档
AS7C4098A-15TCN 在线购买

供应商:

器件:AS7C4098A-15TCN

价格:-

最低购买:-

库存:点击查看

点击购买

器件参数
参数名称
属性值
是否无铅
不含铅
是否Rohs认证
符合
厂商名称
Alliance Memory
零件包装代码
TSOP2
包装说明
TSOP2, TSOP44,.46,32
针数
44
Reach Compliance Code
compliant
ECCN代码
3A991.B.2.A
Factory Lead Time
8 weeks
最长访问时间
15 ns
I/O 类型
COMMON
JESD-30 代码
R-PDSO-G44
JESD-609代码
e3/e6
长度
18.415 mm
内存密度
4194304 bit
内存集成电路类型
STANDARD SRAM
内存宽度
16
湿度敏感等级
3
功能数量
1
端子数量
44
字数
262144 words
字数代码
256000
工作模式
ASYNCHRONOUS
最高工作温度
70 °C
最低工作温度
组织
256KX16
输出特性
3-STATE
封装主体材料
PLASTIC/EPOXY
封装代码
TSOP2
封装等效代码
TSOP44,.46,32
封装形状
RECTANGULAR
封装形式
SMALL OUTLINE, THIN PROFILE
并行/串行
PARALLEL
峰值回流温度(摄氏度)
260
电源
5 V
认证状态
Not Qualified
座面最大高度
1.2 mm
最大待机电流
0.01 A
最小待机电流
4.5 V
最大压摆率
0.14 mA
最大供电电压 (Vsup)
5.5 V
最小供电电压 (Vsup)
4.5 V
标称供电电压 (Vsup)
5 V
表面贴装
YES
技术
CMOS
温度等级
COMMERCIAL
端子面层
MATTE TIN/TIN BISMUTH
端子形式
GULL WING
端子节距
0.8 mm
端子位置
DUAL
处于峰值回流温度下的最长时间
40
宽度
10.16 mm
文档预览
February 2006
®
AS7C4098A
5.0 V 256 K × 16 CMOS SRAM
Features
• Pin compatible with AS7C4098
• Industrial and commercial temperature
• Organization: 262,144 words × 16 bits
• Center power and ground pins
• High speed
- 10/12/15/20 ns address access time
- 5/6 ns output enable access time
• Easy memory expansion with CE, OE inputs
• TTL- and CMOS-compatible, three-state I/O
• 44-pin JEDEC standard packages
• ESD protection
2000 volts
• Latch-up current
200 mA
- 400-mil SOJ
- TSOP 2
• Low power consumption: ACTIVE
- 990mW/max @ 10 ns
• Low power consumption: STANDBY
- 55mW/max CMOS
• Individual byte read/write controls
Logic block diagram
A0
A1
A2
A3
A4
A6
A7
A8
A12
A13
I/O1–I/O8
I/O9–I/O16
WE
V
CC
1024 × 256 × 16
Array
(4,194,304)
GND
Pin arrangement for SOJ and TSOP 2
44-pin (400 mil) SOJ
TSOP2
A0
A1
A2
A3
A4
CE
I/O1
I/O2
I/O3
I/O4
V
CC
GND
I/O5
I/O6
I/O7
I/O8
WE
A5
A6
A7
A8
A9
1
2
3
4
5
6
7
8
9
10
11
12
13
14
15
16
17
18
19
20
21
22
44
43
42
41
40
39
38
37
36
35
34
33
32
31
30
29
28
27
26
25
24
23
A17
A16
A15
OE
UB
LB
I/O16
I/O15
I/O14
I/O13
GND
V
CC
I/O12
I/O11
I/O10
I/O9
NC
A14
A13
A12
A11
A10
I/O
buffer
Row Decoder
Control circuit
Column decoder
A5
A9
A10
A11
A14
A15
A16
A17
UB
OE
LB
CE
Selection guide
–10
Maximum address access time
Maximum output enable access time
Maximum operating current
Maximum CMOS standby current
10
5
180
10
–12
12
6
160
10
–15
15
6
140
10
–20
20
6
120
10
Unit
ns
ns
mA
mA
2/21/06, v 1.2
Alliance Semiconductor
P. 1 of 11
Copyright © Alliance Semiconductor. All rights reserved.
AS7C4098A
®
Functional description
The AS7C4098A is a high-performance CMOS 4,194,304-bit Static Random Access Memory (SRAM) device organized as
262,144 words × 16 bits. It is designed for memory applications where fast data access, low power, and simple interfacing are
desired.
Equal address access and cycle times (t
AA
, t
RC
, t
WC
) of 10/12/15/20 ns with output enable access times (t
OE
) of 5/6 ns are ideal
for high-performance applications. The chip enable input CE permits easy memory expansion with multiple-bank memory
systems.
When CE is high the device enters standby mode. The device is guaranteed not to exceed 55mW power consumption in CMOS
standby mode. A write cycle is accomplished by asserting write enable (WE) and chip enable (CE). Data on the input pins I/
O1–I/O16 is written on the rising edge of WE (write cycle 1) or CE (write cycle 2). To avoid bus contention, external devices
should drive I/O pins only after outputs have been disabled with output enable (OE) or write enable (WE).
A read cycle is accomplished by asserting output enable (OE) and chip enable (CE), with write enable (WE) high. The chip
drives I/O pins with the data word referenced by the input address. When either chip enable or output enable is inactive, or
write enable is active, output drivers stay in high-impedance mode.
The device provides multiple center power and ground pins, and separate byte enable controls, allowing individual bytes to be
written and read. LB controls the lower bits, I/O1–I/O8, and UB controls the higher bits, I/O9–I/O16.
All chip inputs and outputs are TTL- and CMOS-compatible, and operation is for 5.0V (AS7C4098A) supply. The device is
available in the JEDEC standard 400-mL, 44-pin SOJ, TSOP 2 packages.
Absolute maximum ratings
Parameter
Voltage on V
CC
relative to GND
Voltage on any pin relative to GND
Power dissipation
Storage temperature (plastic)
Ambient temperature with V
CC
applied
DC current into outputs (low)
Symbol
V
t1
V
t2
P
D
T
stg
T
bias
I
OUT
Min
–0.50
–0.50
–65
–55
Max
+7.0
V
CC
+0.50
1.5
+150
+125
±20
Unit
V
V
W
°C
°C
mA
Note: Stresses greater than those listed under
Absolute Maximum Ratings
may cause permanent damage to the device. This is a stress rating only and
functional operation of the device at these or any other conditions outside those indicated in the operational sections of this specification is not implied.
Exposure to absolute maximum rating conditions for extended periods may affect reliability.
Truth table
CE
H
L
L
WE
X
H
X
OE
X
H
X
LB
X
X
H
L
L
H
L
H
L
L
L
L
X
H
L
Key: X = Don’t care, L = Low, H = High.
UB
X
X
H
H
L
L
H
L
L
I/O1–I/O8
High Z
High Z
D
OUT
High Z
D
OUT
D
IN
High Z
D
IN
I/O9–I/O16
High Z
High Z
High Z
D
OUT
D
OUT
High Z
D
IN
D
IN
Write (I
CC
)
Read (I
CC
)
Mode
Standby (I
SB
, I
SB1
)
Output disable (I
CC
)
2/21/06, v 1.2
Alliance Semiconductor
P. 2 of 11
AS7C4098A
®
Recommended operating conditions
Parameter
Supply voltage
Input voltage
Ambient operating temperature
commercial
industrial
Symbol
V
CC
(10/12/15/20)
V
IH*
V
IL**
T
A
T
A
Min
4.5
2.2
–0.5
0
–40
Typical
5.0
Max
5.5
V
CC
+ 0.5
0.8
70
85
Unit
V
V
V
°C
°C
*
V
IH
max = V
CC
+ 1.5V for pulse width less than 5 nS.
**V min = –1.0V for pulse width less than 5 nS.
IL
DC operating characteristics (over the operating range)
1
–10
Parameter Symbol
Input leakage
current
Output
leakage
current
Operating
power supply
current
Standby
power supply
current
|I
LI
|
Test conditions
V
CC
= Max
V
IN
= GND to V
CC
V
CC
= Max
CE = V
IH
or OE = V
IH
or WE = V
IL
V
I/O
= GND to V
CC
V
CC
= Max
CE < V
IL
, f = fmax, I
OUT
= 0 mA
V
CC
= Max
CE > V
IH
, f = Max
V
CC
= Max
CE
V
CC
– 0.2V, V
IN
V
CC
– 0.2V or V
IN
0.2V, f = 0
I
OL
= 6 mA, V
CC
= Min
I
OL
= 8 mA, V
CC
= Min
I
OH
= –4 mA, V
CC
= Min
–12
–15
–20
Min Max Min Max Min Max Min Max Unit Notes
1
1
1
1
µA
|I
LO
|
1
1
1
1
µA
I
CC
I
SB
I
SB1
V
OL
V
OH
-
-
-
2.4
180
60
10
0.4
0.5
-
-
-
2.4
160
55
10
0.4
0.5
-
-
-
2.4
140
50
10
0.4
0.5
-
-
-
2.4
120 mA
45
10
0.4
0.5
mA
mA
Output
voltage
V
V
4
4
Capacitance (f = 1MHz, T
a
= 25° C, V
CC
= NOMINAL)
4
Parameter
Input capacitance
I/O capacitance
Symbol
C
IN
C
I/O
Signals
A, CE, WE, OE, UB, LB
I/O
Test conditions
V
IN
= 0V
V
IN
= V
OUT
= 0V
Max
6
8
Unit
pF
pF
2/21/06, v 1.2
Alliance Semiconductor
P. 3 of 11
AS7C4098A
®
Read cycle (over the operating range)
2,8
–10
Parameter
Read cycle time
Address access time
Chip enable (CE) access time
Output enable (OE) access time
Output hold from address change
CE Low to output in low Z
CE High to output in high Z
OE Low to output in low Z
OE High to output in high Z
LB, UB access time
LB, UB Low to output in low Z
LB, UB High to output in high Z
Power up time
Power down time
Symbol
t
RC
t
AA
t
ACE
t
OE
t
OH
t
CLZ
t
CHZ
t
OLZ
t
OHZ
t
BA
t
BLZ
t
BHZ
t
PU
t
PD
Min
10
3
3
0
0
0
Max
10
10
5
5
5
5
5
10
12
3
3
0
0
0
–12
Min
Max
12
12
6
6
6
6
6
12
15
3
3
0
0
0
–15
Min
Max
15
15
6
7
7
7
7
15
20
3
3
0
0
0
–20
Min
Max
20
20
6
9
9
8
9
20
Unit Notes
ns
ns
ns
ns
ns
ns
ns
ns
ns
ns
ns
ns
ns
ns
4
4
4
3, 4
3, 4
3, 4
3, 4
Key to switching waveforms
Rising input
Falling input
Undefined/don’t care
Read waveform 1 (address controlled)
5,6,8
t
RC
Address
t
OH
Data
OUT
Previous data valid
t
AA
Data valid
t
OH
2/21/06, v 1.2
Alliance Semiconductor
P. 4 of 11
AS7C4098A
®
Read waveform 2 (CE, OE, UB, LB controlled)
5,7,8
t
RC
Address
t
AA
OE
t
OLZ
CE
t
ACE
t
CLZ
LB, UB
t
BLZ
Data
OUT
t
BA
Data valid
t
BHZ
t
CHZ
t
OE
t
OHZ
t
OH
Write cycle (over the operating range)
9
–10
Parameter
Write cycle time
Chip enable (CE) to write end
Address setup to write end
Address setup time
Write pulse width (OE = High)
Write pulse width (OE = Low)
Write recovery time
Address hold from end of write
Data valid to write end
Data hold time
Write enable to output in High-Z
Output active from write end
Byte enable Low to write end
Symbol Min
t
WC
t
CW
t
AW
t
AS
t
WP1
t
WP2
t
WR
t
AH
t
DW
t
DH
t
WZ
t
OW
t
BW
10
7
7
0
7
10
0
0
5
0
2
3
7
Max
5
12
8
8
0
8
12
0
0
6
0
2
3
8
6
–12
Min
Max
Min
15
10
10
0
10
15
0
0
7
0
2
3
10
–15
Max
7
Min
20
12
12
0
12
20
0
0
9
0
2
3
12
–20
Max
9
Unit
ns
ns
ns
ns
ns
ns
ns
ns
ns
ns
ns
ns
ns
3, 4
3, 4
3, 4
3, 4
Note
2/21/06, v 1.2
Alliance Semiconductor
P. 5 of 11
查看更多>
热门器件
热门资源推荐
器件捷径:
00 01 02 03 04 05 06 07 08 09 0A 0C 0F 0J 0L 0M 0R 0S 0T 0Z 10 11 12 13 14 15 16 17 18 19 1A 1B 1C 1D 1E 1F 1H 1K 1M 1N 1P 1S 1T 1V 1X 1Z 20 21 22 23 24 25 26 27 28 29 2A 2B 2C 2D 2E 2F 2G 2K 2M 2N 2P 2Q 2R 2S 2T 2W 2Z 30 31 32 33 34 35 36 37 38 39 3A 3B 3C 3D 3E 3F 3G 3H 3J 3K 3L 3M 3N 3P 3R 3S 3T 3V 40 41 42 43 44 45 46 47 48 49 4A 4B 4C 4D 4M 4N 4P 4S 4T 50 51 52 53 54 55 56 57 58 59 5A 5B 5C 5E 5G 5H 5K 5M 5N 5P 5S 5T 5V 60 61 62 63 64 65 66 67 68 69 6A 6C 6E 6F 6M 6N 6P 6R 6S 6T 70 71 72 73 74 75 76 77 78 79 7A 7B 7C 7M 7N 7P 7Q 7V 7W 7X 80 81 82 83 84 85 86 87 88 89 8A 8D 8E 8L 8N 8P 8S 8T 8W 8Y 8Z 90 91 92 93 94 95 96 97 98 99 9A 9B 9C 9D 9F 9G 9H 9L 9S 9T 9W
需要登录后才可以下载。
登录取消