首页 > 器件类别 > 嵌入式处理器和控制器 > 微控制器和处理器

ASM3P622S00KF-16-ST

Clock Generator, 20MHz, CMOS, PDSO16, 0.150 INCH, GREEN, SOIC-16

器件类别:嵌入式处理器和控制器    微控制器和处理器   

厂商名称:PulseCore Semiconductor Corporation

下载文档
器件参数
参数名称
属性值
包装说明
0.150 INCH, GREEN, SOIC-16
Reach Compliance Code
unknown
JESD-30 代码
R-PDSO-G16
长度
9.905 mm
端子数量
16
最高工作温度
70 °C
最低工作温度
最大输出时钟频率
20 MHz
封装主体材料
PLASTIC/EPOXY
封装代码
SOP
封装形状
RECTANGULAR
封装形式
SMALL OUTLINE
主时钟/晶体标称频率
20 MHz
认证状态
Not Qualified
座面最大高度
1.75 mm
最大供电电压
3.6 V
最小供电电压
3 V
标称供电电压
3.3 V
表面贴装
YES
技术
CMOS
温度等级
COMMERCIAL
端子形式
GULL WING
端子节距
1.27 mm
端子位置
DUAL
宽度
3.9 mm
uPs/uCs/外围集成电路类型
CLOCK GENERATOR, OTHER
Base Number Matches
1
文档预览
May 2007
rev 0.4
ASM3P622S00A/B/J/E/K
Low Frequency Timing-Safe™ Peak EMI reduction IC
General Features
Low Frequency Clock distribution with Timing-
Safe™ Peak EMI Reduction
Input frequency range: 4MHz - 20MHz
Zero input - output propagation delay
Low-skew outputs
Output-output skew less than 250pS
Device-device skew less than 700pS
Less than 200pS cycle-to-cycle jitter
Available in 16pin, 150mil SOIC, 4.4mm TSSOP
(ASM3P622S00E/K), and in 8pin, 150 mil SOIC,
4.4mm TSSOP Packages (ASM3P622S00A/B/J)
3.3V Operation
Industrial temperature range
Advanced CMOS technology
The First True Drop-in Solution
one reference input and drives out one low-skew clock.
All parts have on-chip PLLs that lock to an input clock on
the XIN/CLKIN pin. The PLL feedback is on-chip and is
obtained from the CLKOUT pad, internal to the device.
Multiple ASM3P622S00E/K devices can accept the same
input clock and distribute it. In this case, the skew between
the outputs of the two devices is guaranteed to be less than
700pS.
All outputs have less than 200pS of Cycle-to-cycle jitter.
The input and output propagation delay is guaranteed to be
less than ±350pS, and the output-to-output skew is
guaranteed to be less than 250pS.
Refer
Spread Spectrum Control and Input-Output Skew
Functional Description
ASM3P622S00A/B/J/E/K is a versatile, 3.3V Zero-delay
buffer designed to distribute low frequency Timing-Safe™
clocks with Peak EMI reduction. ASM3P622S00E/K
accepts one reference input and drives out eight low-skew
clocks.
It
is
available
in
a
16pin
Package.
The
ASM3P622S00A/B/J is the eight-pin version and accepts
Table”
for
deviations
and
Input-Output
Skew for
ASM3P622S00A/B/J and ASM3P622S00E/K devices
The ASM3P622S00A/B/J and ASM3P622S00E/K are
available in two different packages, as shown in the
ordering information table.
Block Diagram
V
DD
SSON
SS%
Modulation
XIN/CLKIN
XOUT
Crystal
Oscillator
Reference
Divider
Feedback
Divider
Phase
Detector
Loop
Filter
PLL
VCO
Feedforward
Divider
CLKOUT
GND
PulseCore Semiconductor Corporation
1715 S. Bascom Ave Suite 200 Campbell, CA 95008
Tel: 408-879-9077
Fax: 408-879-9018
www.pulsecoresemi.com
Notice: The information in this document is subject to change without notice.
May 2007
rev 0.4
Spread Spectrum Frequency Generation
The clocks in digital systems are typically square waves
with a 50% duty cycle and as frequencies increase the
edge rates also get faster. Analysis shows that a square
wave is composed of fundamental frequency and
harmonics. The fundamental frequency and harmonics
generate the energy peaks that become the source of
EMI. Regulatory agencies test electronic equipment by
measuring the amount of peak energy radiated from the
equipment. In fact, the peak level allowed decreases as
the frequency increases. The standard methods of
reducing EMI are to use shielding, filtering, multi-layer
ASM3P622S00A/B/J/E/K
PCBs etc. These methods are expensive. Spread
spectrum clocking reduces the peak energy by reducing
the Q factor of the clock. This is done by slowly
modulating
the
clock
frequency.
The
ASM3P622S00A/B/J/E/K uses the center modulation
spread spectrum technique in which the modulated
output frequency varies above and below the reference
frequency with a specified modulation rate. With center
modulation, the average frequency is the same as the
unmodulated frequency and there is no performance
degradation
Timing-Safe™ technology
Timing-Safe™ technology is the ability to modulate a
clock source with Spread Spectrum technology and
maintain synchronization with any associated data path.
Pin Configuration
CLKIN
NC
SS%
1
2
8
7
6
5
NC
V
DD
CLKOUT
SSON
ASM3P622S00A/B
3
GND
4
XIN / CLKIN
XOUT
SS%
1
2
8
7
NC
V
DD
CLKOUT
SSON
ASM3P622S00J
3
6
5
GND
4
Low Frequency Timing-Safe™ Peak EMI Reduction IC
Notice: The information in this document is subject to change without notice.
2 of 16
May 2007
rev 0.4
ASM3P622S00A/B/J/E/K
CLKIN
CLKOUT1
V
DD
SS%
GND
CLKOUT2
CLKOUT3
1
2
3
4
16
15
14
13
CLKOUT
CLKOUT7
CLKOUT6
V
DD
GND
CLKOUT5
CLKOUT4
SSON
ASM3P622S00E
5
6
7
12
11
10
9
DLY CNTRL
8
XIN / CKLIN
XOUT
CLKOUT1
V
DD
SS%
GND
CLKOUT2
CLKOUT3
1
2
3
4
16
15
14
13
CLKOUT
CLKOUT7
CLKOUT6
V
DD
GND
CLKOUT5
CLKOUT4
SSON
ASM3P622S00K
5
6
7
8
12
11
10
9
Pin Description for ASM3P622S00A/B
Pin #
1
2
3
4
5
6
7
8
Pin Name
CLKIN
NC
SS%
2
GND
SSON
2
CLKOUT
1
V
DD
NC
No Connect
Spread Spectrum Selection
Ground
Description
Input reference frequency, 5V tolerant input
Spread Spectrum enable and disable option When SSON is HIGH, the spread
spectrum is enabled and when LOW, it turns off the spread spectrum.
Buffered clock output
3.3V supply
No Connect
Notes: 1. Weak pull-down on all outputs
2. Weak pull-up on these Inputs
3. Buffered clock output is Timing-Safe™
Low Frequency Timing-Safe™ Peak EMI Reduction IC
Notice: The information in this document is subject to change without notice.
3 of 16
May 2007
rev 0.4
Pin Description for ASM3P622S00J
Pin #
1
2
3
4
5
6
7
8
ASM3P622S00A/B/J/E/K
Pin Name
XIN/CLKIN
XOUT
SS%
2
GND
SSON
2
CLKOUT
1
V
DD
NC
Description
Crystal connection or external reference frequency input. This pin has dual functions. It
can be connected either to an external crystal or an external reference clock.
Crystal connection. If using an external reference, this pin must be left unconnected.
Spread Spectrum Selection
Ground
Spread Spectrum enable and disable option When SSON is HIGH, the spread
spectrum is enabled and when LOW, it turns off the spread spectrum.
Buffered clock output
3.3V supply
No Connect
Notes: 1. Weak pull-down on all outputs
2. Weak pull-up on these Inputs
3. Buffered clock output is Timing-Safe™
Pin Description for ASM3P622S00E
Pin #
1
2
3
4
5
6
7
8
9
10
11
12
13
14
15
16
Pin Name
CLKIN
CLKOUT1
1
V
DD
SS%
2
GND
CLKOUT2
1
CLKOUT3
1
DLY CNTRL
SSON
3
CLKOUT4
1
CLKOUT5
1
GND
V
DD
CLKOUT6
1
CLKOUT7
1
CLKOUT
1
Description
Input reference frequency, 5V tolerant input
Buffered clock output
3.3V supply
Spread Spectrum Selection
Ground
Buffered clock output
Buffered clock output
The pin is used to skew the outputs such that they align with the input. The skew is
in the range of 100-200pS
Spread Spectrum enable and disable option. When SSON is HIGH, the spread
spectrum is enabled and when LOW, it turns off the spread spectrum.
Buffered clock output
Buffered clock output
Ground
3.3V supply
Buffered clock output
Buffered clock output
Buffered clock output
Notes: 1. Weak pull-down on all outputs
2. Weak pull-up on these Inputs
3. Buffered clock outputs are Timing-Safe™
Low Frequency Timing-Safe™ Peak EMI Reduction IC
Notice: The information in this document is subject to change without notice.
4 of 16
May 2007
rev 0.4
Pin Description for ASM3P622S00K
Pin #
1
2
3
4
5
6
7
8
9
10
11
12
13
14
15
16
ASM3P622S00A/B/J/E/K
Pin Name
XIN/CLKIN
XOUT
CLKOUT1
1
V
DD
SS%
2
GND
CLKOUT2
1
CLKOUT3
1
SSON
2
CLKOUT4
1
CLKOUT5
1
GND
V
DD
CLKOUT6
1
CLKOUT7
1
Description
Crystal connection or external reference frequency input. This pin has dual functions. It
can be connected either to an external crystal or an external reference clock.
Crystal connection. If using an external reference, this pin must be left unconnected.
Buffered clock output
3.3V supply
Spread Spectrum Selection
Ground
Buffered clock output
Buffered clock output
Spread Spectrum enable and disable option. When SSON is HIGH, the spread
spectrum is enabled and when LOW, it turns off the spread spectrum.
Buffered clock output
Buffered clock output
Ground
3.3V supply
Buffered clock output
Buffered clock output
Buffered clock output
CLKOUT
1
Notes: 1. Weak pull-down on all outputs
2. Weak pull-up on these Inputs
3. Buffered clock outputs are Timing-Safe™
Spread Spectrum Control and Input-Output Skew Table
Device
ASM3P622S00A/B/J/E/K
Input Frequency
12MHz
SS %
0
1
Deviation
±0.25 %
±0.50 %
Input-Output Skew(±T
SKEW
)
0.063
0.125
Note: T
SKEW
is measured in units of the Clock Period
Absolute Maximum Ratings
Symbol
VDD
T
STG
T
s
T
J
T
DV
Storage temperature
Max. Soldering Temperature (10 sec)
Junction Temperature
Static Discharge Voltage (As per JEDEC STD22- A114-B)
Parameter
Voltage on any pin with respect to Ground
Rating
-0.5 to +4.6
-65 to +125
260
150
2
Unit
V
°C
°C
°C
KV
Note: These are stress ratings only and are not implied for functional use. Exposure to absolute maximum ratings for prolonged periods of time may affect
device reliability.
Low Frequency Timing-Safe™ Peak EMI Reduction IC
Notice: The information in this document is subject to change without notice.
5 of 16
查看更多>
热门器件
热门资源推荐
器件捷径:
S0 S1 S2 S3 S4 S5 S6 S7 S8 S9 SA SB SC SD SE SF SG SH SI SJ SK SL SM SN SO SP SQ SR SS ST SU SV SW SX SY SZ T0 T1 T2 T3 T4 T5 T6 T7 T8 T9 TA TB TC TD TE TF TG TH TI TJ TK TL TM TN TO TP TQ TR TS TT TU TV TW TX TY TZ U0 U1 U2 U3 U4 U6 U7 U8 UA UB UC UD UE UF UG UH UI UJ UK UL UM UN UP UQ UR US UT UU UV UW UX UZ V0 V1 V2 V3 V4 V5 V6 V7 V8 V9 VA VB VC VD VE VF VG VH VI VJ VK VL VM VN VO VP VQ VR VS VT VU VV VW VX VY VZ W0 W1 W2 W3 W4 W5 W6 W7 W8 W9 WA WB WC WD WE WF WG WH WI WJ WK WL WM WN WO WP WR WS WT WU WV WW WY X0 X1 X2 X3 X4 X5 X7 X8 X9 XA XB XC XD XE XF XG XH XK XL XM XN XO XP XQ XR XS XT XU XV XW XX XY XZ Y0 Y1 Y2 Y4 Y5 Y6 Y9 YA YB YC YD YE YF YG YH YK YL YM YN YP YQ YR YS YT YX Z0 Z1 Z2 Z3 Z4 Z5 Z6 Z8 ZA ZB ZC ZD ZE ZF ZG ZH ZJ ZL ZM ZN ZP ZR ZS ZT ZU ZV ZW ZX ZY
需要登录后才可以下载。
登录取消