首页 > 器件类别 > 存储 > 存储

AT25080AY1-10YI-2.7

8K X 8 SPI BUS SERIAL EEPROM, PDSO8

器件类别:存储    存储   

厂商名称:Atmel (Microchip)

下载文档
器件参数
参数名称
属性值
是否Rohs认证
不符合
零件包装代码
SOIC
包装说明
VSON, SOLCC8,.2,25
针数
8
Reach Compliance Code
compli
ECCN代码
EAR99
最大时钟频率 (fCLK)
10 MHz
数据保留时间-最小值
100
耐久性
1000000 Write/Erase Cycles
JESD-30 代码
R-XDSO-N8
JESD-609代码
e0
长度
4.9 mm
内存密度
8192 bi
内存集成电路类型
EEPROM
内存宽度
8
湿度敏感等级
1
功能数量
1
端子数量
8
字数
1024 words
字数代码
1000
工作模式
SYNCHRONOUS
最高工作温度
85 °C
最低工作温度
-40 °C
组织
1KX8
封装主体材料
UNSPECIFIED
封装代码
VSON
封装等效代码
SOLCC8,.2,25
封装形状
RECTANGULAR
封装形式
SMALL OUTLINE, VERY THIN PROFILE
并行/串行
SERIAL
峰值回流温度(摄氏度)
240
电源
3/5 V
认证状态
Not Qualified
座面最大高度
0.9 mm
串行总线类型
SPI
最大待机电流
0.000002 A
最大压摆率
0.01 mA
最大供电电压 (Vsup)
5.5 V
最小供电电压 (Vsup)
2.7 V
标称供电电压 (Vsup)
5 V
表面贴装
YES
技术
CMOS
温度等级
INDUSTRIAL
端子面层
Tin/Lead (Sn/Pb)
端子形式
NO LEAD
端子节距
0.65 mm
端子位置
DUAL
处于峰值回流温度下的最长时间
30
宽度
3 mm
最长写入周期时间 (tWC)
5 ms
写保护
HARDWARE/SOFTWARE
Base Number Matches
1
文档预览
Features
Serial Peripheral Interface (SPI) Compatible
Supports SPI Modes 0 (0,0) and 3 (1,1)
– Data Sheet Describes Mode 0 Operation
Medium-voltage and Standard-voltage Operation
– 2.7 (V
CC
= 2.7V to 5.5V)
Extended Temperature Range –40°C to 125°C
5.0 MHz Clock Rate
32-byte Page Mode
Block Write Protection
– Protect 1/4, 1/2, or Entire Array
Write Protect (WP) Pin and Write Disable Instructions for Both Hardware and Software
Data Protection
Self-timed Write Cycle (2 ms [5V] typical)
High Reliability
– Endurance: One Million Write Cycles
– Data Retention: 100 Years
8-lead PDIP, 8-lead JEDEC SOIC Packages and 8-lead TSSOP Packages
Description
The AT25080A/160A/320A/640A provides 8192/16384/32768/65536 bits of serial
electrically-erasable programmable read-only memory (EEPROM) organized as
1024/2048/4096/8192 words of 8 bits each. The device is optimized for use in many
automotive applications where low-power and low-voltage operation are essential.
The AT25080A/160A/320A/640A is available in space-saving 8-lead PDIP, 8-lead
JEDEC SOIC and 8-lead TSSOP packages.
The AT25080A/160A/320A/640A is enabled through the Chip Select pin (CS) and
accessed via a three-wire interface consisting of Serial Data Input (SI), Serial Data
Output (SO), and Serial Clock (SCK). All programming cycles are completely self-
timed, and no separate erase cycle is required before write.
Block write protection is enabled by programming the status register with one of four
blocks of write protection. Separate program enable and program disable instructions
are provided for additional data protection. Hardware data protection is provided via
the WP pin to protect against inadvertent write attempts to the status register. The
HOLD pin may be used to suspend any serial communication without resetting the
serial sequence.
Table 1.
Pin Configurations
Pin Name
CS
SCK
SI
SO
GND
VCC
WP
HOLD
NC
DC
Function
Chip Select
Serial Data Clock
Serial Data Input
Serial Data Output
Ground
Power Supply
Write Protect
Suspends Serial Input
No Connect
Don’t Connect
CS
SO
WP
GND
CS
SO
WP
GND
SPI Serial
Extended
Temperature
EEPROMs
8K (1024 x 8)
16K (2048 x 8)
32K (4096 x 8)
64K (8192 x 8)
AT25080A
AT25160A
AT25320A
AT25640A
8-lead
PDIP
1
2
3
4
8
7
6
5
VCC
HOLD
SCK
SI
8-lead SOIC
CS
SO
WP
GND
1
2
3
4
8
7
6
5
VCC
HOLD
SCK
SI
8-lead
TSSOP
1
2
3
4
8
7
6
5
VCC
HOLD
SCK
SI
5082B–SEEPR–1/05
1
Absolute Maximum Ratings*
Operating Temperature......................................−40°C to +125°C
Storage Temperature
.........................................−65°C
to +150°C
Voltage on Any Pin
with Respect to Ground
........................................ −1.0V
to +7.0V
Maximum Operating Voltage .......................................... 6.25V
DC Output Current........................................................ 5.0 mA
*NOTICE:
Stresses beyond those listed under “Absolute
Maximum Ratings” may cause permanent dam-
age to the device. This is a stress rating only and
functional operation of the device at these or any
other conditions beyond those indicated in the
operational sections of this specification is not
implied. Exposure to absolute maximum rating
conditions for extended periods may affect device
reliability.
Figure 1.
Block Diagram
2
AT25080A/160A/320A/640A
5082B–SEEPR–1/05
AT25080A/160A/320A/640A
Table 2.
Pin Capacitance
(1)
Applicable over recommended operating range from T
AE
= 25°C, f = 1.0 MHz, V
CC
= +5.0V (unless otherwise noted)
Symbol
C
OUT
C
IN
Note:
Test Conditions
Output Capacitance (SO)
Input Capacitance (CS, SCK, SI, WP, HOLD)
1. This parameter is characterized and is not 100% tested.
Max
8
6
Units
pF
pF
Conditions
V
OUT
= 0V
V
IN
= 0V
Table 3.
DC Characteristics
Applicable over recommended operating range from: T
AE
=
−40°C
to +125°C, V
CC
= +2.7V to +5.5V
Symbol
V
CC1
I
CC1
I
CC2
I
CC3
I
SB1
I
SB2
I
IL
I
OL
V
IL(2)
V
IH(2)
V
OL1
V
OH1
Note:
Parameter
Supply Voltage
Supply Current
Supply Current
Supply Current
Standby Current
Standby Current
Input Leakage
Output Leakage
Input Low-voltage
Input High-voltage
Output Low-voltage
Output High-voltage
2.7V
V
CC
5.5V
I
OL
= 3.0 mA
I
OH
=
−1.6
mA
V
CC
0.8
V
CC
= 5.0V at 5 MHz, SO = Open, Read
V
CC
= 5.0V at 1 MHz
V
CC
= 5.0V at 5 MHz, SO = Open,
Read, Write
V
CC
= 2.7V, CS = V
CC
V
CC
= 5.0V, CS = V
CC
V
IN
= 0V to V
CC
V
IN
= 0V to V
CC
−3.0
−3.0
−0.6
V
CC
x 0.7
3.0
V
CC
x 0.3
V
CC
+ 0.5
0.4
0.2
2.0
Test Condition
Min
2.7
Typ
Max
5.5
6.0
3.0
7.0
10.0
(1)
13.0
(1)
Units
V
mA
mA
mA
µA
µA
µA
µA
V
V
V
V
1. Worst case measured at 125°C
2. V
IL
min and V
IH
max are reference only and are not tested.
3
5082B–SEEPR–1/05
Table 4.
AC Characteristics
Applicable over recommended operating range from T
AE
=
−40°C
to +125°C, V
CC
= As Specified,
CL = 1 TTL Gate and 100 pF (unless otherwise noted).
Symbol
Parameter
SCK Clock Frequency
Input Rise Time
Input Fall Time
SCK High Time
SCK Low Time
CS High Time
CS Setup Time
CS Hold Time
Data In Setup Time
Data In Hold Time
Hold Setup Time
Hold Hold Time
Output Valid
Output Hold Time
Hold to Output Low Z
Hold to Output High Z
Output Disable Time
Write Cycle Time
5.0V, 25°C, Page Mode
Voltage
2.7–5.5
2.7–5.5
2.7–5.5
2.7–5.5
2.7–5.5
2.7–5.5
2.7–5.5
2.7–5.5
2.7–5.5
2.7–5.5
2.7–5.5
2.7–5.5
2.7–5.5
2.7–5.5
2.7–5.5
2.7–5.5
2.7–5.5
2.7–5.5
1M
40
40
80
80
80
5
20
40
40
0
0
0
40
80
80
5
40
Min
0
Max
5.0
2
2
Units
MHz
µs
µs
ns
ns
ns
ns
ns
ns
ns
ns
ns
ns
ns
ns
ns
ns
ms
Write Cycles
f
SCK
t
RI
t
FI
t
WH
t
WL
t
CS
t
CSS
t
CSH
t
SU
t
H
t
HD
t
CD
t
V
t
HO
t
LZ
t
HZ
t
DIS
t
WC
Endurance
(1)
Note:
1. This parameter is characterized and is not 100% tested.
4
AT25080A/160A/320A/640A
5082B–SEEPR–1/05
AT25080A/160A/320A/640A
Serial Interface
Description
MASTER:
The device that generates the serial clock.
S L AV E :
B e c a u s e t h e s e r i a l c l o c k p i n ( S C K ) i s a l w a y s a n i n p u t , t h e
AT25080A/160A/320A/640A always operates as a slave.
TRANSMITTER/RECEIVER:
The AT25080A/160A/320A/640A has separate pins des-
ignated for data transmission (SO) and reception (SI).
MSB:
The Most Significant Bit (MSB) is the first bit transmitted and received.
SERIAL OP-CODE:
After the device is selected with CS going low, the first byte will be
received. This byte contains the op-code that defines the operations to be performed.
INVALID OP-CODE:
If an invalid op-code is received, no data will be shifted into the
AT25080A/160A/320A/640A, and the serial output pin (SO) will remain in a high imped-
ance state until the falling edge of CS is detected again. This will reinitialize the serial
communication.
CHIP SELECT:
The AT25080A/160A/320A/640A is selected when the CS pin is low.
When the device is not selected, data will not be accepted via the SI pin, and the serial
output pin (SO) will remain in a high impedance state.
HOLD:
The HOLD pin is used in conjunction with the CS pin to select the
AT25080A/160A/320A/640A. When the device is selected and a serial sequence is
underway, HOLD can be used to pause the serial communication with the master device
without resetting the serial sequence. To pause, the HOLD pin must be brought low
while the SCK pin is low. To resume serial communication, the HOLD pin is brought high
while the SCK pin is low (SCK may still toggle during HOLD). Inputs to the SI pin will be
ignored while the SO pin is in the high impedance state.
WRITE PROTECT:
The write protect pin (WP) will allow normal read/write operations
when held high. When the WP pin is brought low and WPEN bit is “1”, all write opera-
tions to the status register are inhibited. WP going low while CS is still low will interrupt a
write to the status register. If the internal write cycle has already been initiated, WP
going low will have no effect on any write operation to the status register. The WP pin
function is blocked when the WPEN bit in the status register is "0". This will allow the
user to install the AT25080A/160A/320A/640A in a system with the WP pin tied to
ground and still be able to write to the status register. All WP pin functions are enabled
when the WPEN bit is set to “1”.
5
5082B–SEEPR–1/05
查看更多>
USB中断传输的问题
我做了一块USB板子,STM32F103C8T6自带的USB。 中断传输已经可以枚举成功,数据也能发...
chenbingjy stm32/stm8
激情竞赛日--看谁最给力!
促进大家探讨备赛过程中遇到的种种问题,分享备赛心得等等....竞赛专版将评选出几位乐于分享、探讨的网...
maylove 活动列表
升压电路如果输入输出的电压差距太小会有什么问题吗
升压电路如果输入输出的电压差距太小会有什么问题吗 ?比如我从19V升到20V,压差非常小,这样会有...
小太阳yy 开关电源学习小组
串口信号的直流载波传输......新人求教~~~~~~~~~~~
小弟有个问题,要求通过串口控制单片机,控制信号的传输通过在电源线上加入载波实现 我感觉关键就是把信号...
anqi90 单片机
转行,出售-语音识别-配件库存,可用于灯光改装
本来是很看好的一个产品,在实际运推广中还是遇到了强大的阻力, 主要来自口音的不兼容 ,价格这两个问题...
lixin91985 淘e淘
问:怎样来区分ATMEL存储器的大小(多少K)?
最近向商家买几片ATMEL的存储器,我要的是128K,可是用起来总觉得好象不像,跟原来要的32K差不...
54413141 微控制器 MCU
热门器件
热门资源推荐
器件捷径:
A0 A1 A2 A3 A4 A5 A6 A7 A8 A9 AA AB AC AD AE AF AG AH AI AJ AK AL AM AN AO AP AQ AR AS AT AU AV AW AX AY AZ B0 B1 B2 B3 B4 B5 B6 B7 B8 B9 BA BB BC BD BE BF BG BH BI BJ BK BL BM BN BO BP BQ BR BS BT BU BV BW BX BY BZ C0 C1 C2 C3 C4 C5 C6 C7 C8 C9 CA CB CC CD CE CF CG CH CI CJ CK CL CM CN CO CP CQ CR CS CT CU CV CW CX CY CZ D0 D1 D2 D3 D4 D5 D6 D7 D8 D9 DA DB DC DD DE DF DG DH DI DJ DK DL DM DN DO DP DQ DR DS DT DU DV DW DX DZ
需要登录后才可以下载。
登录取消