首页 > 器件类别 > 半导体 > 其他集成电路(IC)

AT45DB321E-SHF-T

flash 32m, 85mhz 2.3-3.6V Dataflash

器件类别:半导体    其他集成电路(IC)   

厂商名称:All Sensors

器件标准:  

下载文档
AT45DB321E-SHF-T 在线购买

供应商:

器件:AT45DB321E-SHF-T

价格:-

最低购买:-

库存:点击查看

点击购买

器件参数
参数名称
属性值
Manufacture
Adesto Technologies
产品种类
Product Category
Flash
RoHS
Yes
Data Bus Width
8 bi
Memory Type
Data Flash
Memory Size
32 Mbi
Architecture
Sectored
接口类型
Interface Type
Serial
电源电压-最大
Supply Voltage - Max
3.6 V
Supply Voltage - Mi
2.3 V
Maximum Operating Curre
22 mA
Operating Temperature
- 40 C to + 85 C
安装风格
Mounting Style
SMD/SMT
封装 / 箱体
Package / Case
SOIC-8
系列
Packaging
Reel
工厂包装数量
Factory Pack Quantity
2000
文档预览
AT45DB321E
32-Mbit DataFlash (with Extra 1-Mbits), 2.3V Minimum
SPI Serial Flash Memory
Features
Single 2.3V - 3.6V supply
Serial Peripheral Interface (SPI) compatible
Supports SPI modes 0 and 3
Supports RapidS
operation
Continuous read capability through entire array
Up to 85MHz
Low-power read option up to 15MHz
Clock-to-output time (t
V
) of 6ns maximum
User configurable page size
512 bytes per page
528 bytes per page (default)
Page size can be factory pre-configured for 512 bytes
Two fully independent SRAM data buffers (512/528 bytes)
Flexible programming options
Byte/Page Program (1 to 512/528 bytes) directly into main memory
Buffer Write
Buffer to Main Memory Page Program
Flexible erase options
Page Erase (512/528 bytes)
Block Erase (4KB)
Sector Erase (64KB)
Chip Erase (32-Mbits)
Program and Erase Suspend/Resume
Advanced hardware and software data protection features
Individual sector protection
Individual sector lockdown to make any sector permanently read-only
128-byte, One-Time Programmable (OTP) Security Register
64 bytes factory programmed with a unique identifier
64 bytes user programmable
Hardware and software controlled reset options
JEDEC Standard Manufacturer and Device ID Read
Low-power dissipation
400nA Ultra-Deep Power-Down current (typical)
3μA Deep Power-Down current (typical)
25μA Standby current (typical)
11mA Active Read current (typical)
Endurance: 100,000 program/erase cycles per page minimum
Data retention: 20 years
Green (Pb/Halide-free/RoHS compliant) packaging options
8-lead SOIC (0.208" wide)
8-pad Ultra-thin DFN (5 x 6 x 0.6mm)
9-ball Ultra-thin UBGA (6 x 6 x 0.6mm)
8784F–DFLASH–11/2013
Description
The Adesto
®
AT45DB321E is a 2.3V minimum, serial-interface sequential access Flash memory ideally suited for a wide
variety of digital voice, image, program code, and data storage applications. The AT45DB321E also supports the RapidS
serial interface for applications requiring very high speed operation. Its 34,603,008 bits of memory are organized as
8,192 pages of 512 bytes or 528 bytes each. In addition to the main memory, the AT45DB321E also contains two SRAM
buffers of 512/528 bytes each. The buffers allow receiving of data while a page in the main memory is being
reprogrammed. Interleaving between both buffers can dramatically increase a system's ability to write a continuous data
stream. In addition, the SRAM buffers can be used as additional system scratch pad memory, and E
2
PROM emulation
(bit or byte alterability) can be easily handled with a self-contained three step read-modify-write operation.
Unlike conventional Flash memories that are accessed randomly with multiple address lines and a parallel interface, the
Adesto DataFlash
®
uses a serial interface to sequentially access its data. The simple sequential access dramatically
reduces active pin count, facilitates simplified hardware layout, increases system reliability, minimizes switching noise,
and reduces package size. The device is optimized for use in many commercial and industrial applications where
high-density, low-pin count, low-voltage, and low-power are essential.
To allow for simple in-system re-programmability, the AT45DB321E does not require high input voltages for
programming. The device operates from a single 2.3V to 3.6V power supply for the erase and program and read
operations. The AT45DB321E is enabled through the Chip Select pin (CS) and accessed via a 3-wire interface consisting
of the Serial Input (SI), Serial Output (SO), and the Serial Clock (SCK).
All programming and erase cycles are self-timed.
1.
Pin Configurations and Pinouts
Figure 1-1. Pinouts
9-ball UBGA
Top View
(Through Package)
8-lead SOIC
Top View
SI
SCK
RESET
CS
1
2
3
4
8
7
6
5
SO
GND
V
CC
WP
8-pad UDFN
Top View
(Through Package)
SI
SCK
RESET
CS
1
2
3
4
SO
7
GND
6
V
CC
5
WP
8
SCK
GND
V
CC
CS
NC
WP
SO
SI
RST
Note:
1.
The metal pad on the bottom of the UDFN package is not internally connected to a voltage potential.
This pad can be a “no connect” or connected to GND.
AT45DB321E
8784F–DFLASH–11/2013
2
Table 1-1.
Pin Configurations
Asserted
State
Symbol
Name and Function
Chip Select:
Asserting the CS pin selects the device. When the CS pin is deasserted, the
device will be deselected and normally be placed in the standby mode (not Deep Power-Down
mode) and the output pin (SO) will be in a high-impedance state. When the device is
deselected, data will not be accepted on the input pin (SI).
A high-to-low transition on the CS pin is required to start an operation and a low-to-high
transition is required to end an operation. When ending an internally self-timed operation such
as a program or erase cycle, the device will not enter the standby mode until the completion of
the operation.
Serial Clock:
This pin is used to provide a clock to the device and is used to control the flow of
data to and from the device. Command, address, and input data present on the SI pin is
always latched on the rising edge of SCK, while output data on the SO pin is always clocked
out on the falling edge of SCK.
Serial Input:
The SI pin is used to shift data into the device. The SI pin is used for all data input
including command and address sequences. Data on the SI pin is always latched on the rising
edge of SCK. Data present on the SI pin will be ignored whenever the device is deselected (CS
is deasserted).
Serial Output:
The SO pin is used to shift data out from the device. Data on the SO pin is
always clocked out on the falling edge of SCK. The SO pin will be in a high-impedance state
whenever the device is deselected (CS is deasserted).
Write Protect:
When the WP pin is asserted, all sectors specified for protection by the Sector
Protection Register will be protected against program and erase operations regardless of
whether the Enable Sector Protection command has been issued or not. The WP pin functions
independently of the software controlled protection method. After the WP pin goes low, the
contents of the Sector Protection Register cannot be modified.
Type
CS
Low
Input
SCK
Input
SI
Input
SO
Output
WP
If a program or erase command is issued to the device while the WP pin is asserted, the device
will simply ignore the command and perform no operation. The device will return to the idle
state once the CS pin has been deasserted. The Enable Sector Protection command and the
Sector Lockdown command, however, will be recognized by the device when the WP pin is
asserted.
The WP pin is internally pulled-high and may be left floating if hardware controlled protection
will not be used. However, it is recommended that the WP pin also be externally connected to
V
CC
whenever possible.
Reset:
A low state on the reset pin (RESET) will terminate the operation in progress and reset
the internal state machine to an idle state. The device will remain in the reset condition as long
as a low level is present on the RESET pin. Normal operation can resume once the RESET pin
is brought back to a high level.
The device incorporates an internal power-on reset circuit, so there are no restrictions on the
RESET pin during power-on sequences. If this pin and feature is not utilized, then it is
recommended that the RESET pin be driven high externally.
Low
Input
RESET
Low
Input
V
CC
GND
Device Power Supply:
The V
CC
pin is used to supply the source voltage to the device.
Operations at invalid V
CC
voltages may produce spurious results and should not be attempted.
Ground:
The ground reference for the power supply. GND should be connected to the system
ground.
Power
Ground
AT45DB321E
8784F–DFLASH–11/2013
3
2.
Block Diagram
Figure 2-1. Block Diagram
WP
Flash Memory Array
Page (512/528 bytes)
Buffer 1 (512/528 bytes)
Buffer 2 (512/528 bytes)
SCK
CS
RESET
V
CC
GND
SI
I/O Interface
SO
AT45DB321E
8784F–DFLASH–11/2013
4
3.
Memory Array
To provide optimal flexibility, the AT45DB321E memory array is divided into three levels of granularity comprising of
sectors, blocks, and pages.
Figure 3-1, Memory Architecture Diagram
illustrates the breakdown of each level and details
the number of pages per sector and block. Program operations to the DataFlash can be done at the full page level or at
the byte level (a variable number of bytes). The erase operations can be performed at the chip, sector, block, or page
level.
Figure 3-1. Memory Architecture Diagram
Sector Architecture
Sector 0a = 8 pages
4,096/4,224 bytes
Block Architecture
Sector 0a
Block 0
Block 1
Block 2
Page Architecture
8 Pages
Page 0
Page 1
Sector 0b = 120 pages
61,440/63,360 bytes
Sector 0b
Block 0
Page 6
Block 14
Page 7
Page 8
Page 9
Sector 1 = 128 pages
65,536/67,584 bytes
Block 15
Block 17
Sector 2 = 128 pages
65,536/67,584 bytes
Sector 1
Block 1
Block 16
Page 14
Page 15
Block 30
Block 31
Block 32
Page 16
Page 17
Page 18
Sector 62 = 128 pages
65,536/67,584 bytes
Block 33
Sector 63 = 128 pages
65,536/67,584 bytes
Block 1,022
Block 1,023
Page 8,190
Page 8,191
Block = 4,096/4,224 bytes
Page = 512/528 bytes
AT45DB321E
8784F–DFLASH–11/2013
5
查看更多>
参数对比
与AT45DB321E-SHF-T相近的元器件有:AT45DB321E-MHF2B-T、AT45DB321E-CCUF-T、AT45DB321E-MHF-Y、AT45DB321E-SHF-B、AT45DB321E-MHF-T、AT45DB321E-SHF2B-T、AT45DB321E-MWHF-T、AT45DB321E-MWHF-Y、AT45DB321E-MWHF2B-T。描述及对比如下:
型号 AT45DB321E-SHF-T AT45DB321E-MHF2B-T AT45DB321E-CCUF-T AT45DB321E-MHF-Y AT45DB321E-SHF-B AT45DB321E-MHF-T AT45DB321E-SHF2B-T AT45DB321E-MWHF-T AT45DB321E-MWHF-Y AT45DB321E-MWHF2B-T
描述 flash 32m, 85mhz 2.3-3.6V Dataflash flash 32m, 85mhz 2.3-3.6V Dataflash flash 32m, 85mhz 2.3-3.6V Dataflash flash 32m, 85mhz 2.3-3.6V Dataflash flash 32m, 85mhz 2.3-3.6V Dataflash flash 32m, 85mhz 2.3-3.6V Dataflash flash 32m, 85mhz 2.3-3.6V Dataflash flash 32m, 85mhz 2.3-3.6V Dataflash flash 32m, 85mhz 2.3-3.6V Dataflash flash 32m, 85mhz 2.3-3.6V Dataflash
Manufacture Adesto Technologies Adesto Technologies Adesto Technologies Adesto Technologies Adesto Technologies Adesto Technologies Adesto Technologies Adesto Technologies Adesto Technologies Adesto Technologies
产品种类
Product Category
Flash Flash Flash Flash Flash Flash Flash Flash Flash Flash
RoHS Yes Yes Yes Yes Yes Yes Yes Yes Yes Yes
Data Bus Width 8 bi 8 bi 8 bi 8 bi 8 bi 8 bi 8 bi 8 bi 8 bi 8 bi
Memory Type Data Flash Data Flash Data Flash Data Flash Data Flash Data Flash Data Flash Data Flash Data Flash Data Flash
Memory Size 32 Mbi 32 Mbi 32 Mbi 32 Mbi 32 Mbi 32 Mbi 32 Mbi 32 Mbi 32 Mbi 32 Mbi
Architecture Sectored Sectored Sectored Sectored Sectored Sectored Sectored Sectored Sectored Sectored
接口类型
Interface Type
Serial Serial Serial Serial Serial Serial Serial Serial Serial Serial
电源电压-最大
Supply Voltage - Max
3.6 V 3.6 V 3.6 V 3.6 V 3.6 V 3.6 V 3.6 V 3.6 V 3.6 V 3.6 V
Supply Voltage - Mi 2.3 V 2.3 V 2.3 V 2.3 V 2.3 V 2.3 V 2.3 V 2.3 V 2.3 V 2.3 V
Maximum Operating Curre 22 mA 22 mA 22 mA 22 mA 22 mA 22 mA 22 mA 22 mA 22 mA 22 mA
Operating Temperature - 40 C to + 85 C - 40 C to + 85 C - 40 C to + 85 C - 40 C to + 85 C - 40 C to + 85 C - 40 C to + 85 C - 40 C to + 85 C - 40 C to + 85 C - 40 C to + 85 C - 40 C to + 85 C
安装风格
Mounting Style
SMD/SMT SMD/SMT SMD/SMT SMD/SMT SMD/SMT SMD/SMT SMD/SMT SMD/SMT SMD/SMT SMD/SMT
封装 / 箱体
Package / Case
SOIC-8 UDFN-8 UBGA-9 UDFN-8 SOIC-8 UDFN-8 SOIC-8 VDFN-8 VDFN-8 VDFN-8
系列
Packaging
Reel Reel Reel Tray Tube Reel Reel Reel Tray Reel
工厂包装数量
Factory Pack Quantity
2000 6000 4000 490 90 6000 2000 2000 338 2000
蓝牙车库门控制板
CC2541 蓝牙车库门控制板 这个关闭车库门可得小心呀,弄不好要出事故的 ...
蓝雨夜 无线连接
WinCE 下面如何用C#调用 window media player 控件
各位大侠,请教怎样在 WinCE6.0 下如何用C#调用 window media player 控...
car WindowsCE
【LPC54100】调试网络模块W5200成功 附完整代码
LPC54012到手已经很长时间了,因为项目上的不定因素,导致一直未能与大家分享我的成果,一直...
linyu0395 NXP MCU
表达式中1U,3U什么意思?
表达式中1U,3U什么意思? #define GPIO_PIN_MASK(pin) (1...
qiyuan775 嵌入式系统
EEWORLD大学堂----Cypress CapSense MBR3 触控按键解决方案介绍
Cypress CapSense MBR3 触控按键解决方案介绍 : http://traini...
chenyy 移动便携
恒流源、恒压源、MOS导通之后的压降
恒流源、恒压源、MOS导通之后的压降 一、这是一款很经典的恒流电路,负载电流只收运放同相输入端V...
QWE4562009 电路观察室
热门器件
热门资源推荐
器件捷径:
A0 A1 A2 A3 A4 A5 A6 A7 A8 A9 AA AB AC AD AE AF AG AH AI AJ AK AL AM AN AO AP AQ AR AS AT AU AV AW AX AY AZ B0 B1 B2 B3 B4 B5 B6 B7 B8 B9 BA BB BC BD BE BF BG BH BI BJ BK BL BM BN BO BP BQ BR BS BT BU BV BW BX BY BZ C0 C1 C2 C3 C4 C5 C6 C7 C8 C9 CA CB CC CD CE CF CG CH CI CJ CK CL CM CN CO CP CQ CR CS CT CU CV CW CX CY CZ D0 D1 D2 D3 D4 D5 D6 D7 D8 D9 DA DB DC DD DE DF DG DH DI DJ DK DL DM DN DO DP DQ DR DS DT DU DV DW DX DZ
需要登录后才可以下载。
登录取消