首页 > 器件类别 > 半导体 > 可编程逻辑器件

ATV2500BQL-25DC

IC CPLD QTR PWR L FEAT 40CDIP

器件类别:半导体    可编程逻辑器件   

厂商名称:Microchip(微芯科技)

厂商官网:https://www.microchip.com

下载文档
器件参数
参数名称
属性值
可编程类型
UV 可擦除
延迟时间 tpd(1)最大值
25ns
电源电压 - 内部
4.75 V ~ 5.25 V
宏单元数
24
I/O 数
24
工作温度
0°C ~ 70°C(TA)
安装类型
通孔
封装/外壳
40-CDIP(0.600",15.24mm)窗口
供应商器件封装
40-Cerdip
文档预览
Features
High-performance, High-density Programmable Logic Device
– Typical 7 ns Pin-to-pin Delay
– Fully Connected Logic Array with 416 Product Terms
Flexible Output Macrocell
– 48 Flip-flops – Two per Macrocell
– 72 Sum Terms
– All Flip-flops, I/O Pins Feed in Independently
– Achieves Over 80% Gate Utilization
Enhanced Macrocell Configuration Selections
– D- or T-type Flip-flops
– Product Term or Direct Input Pin Clocking
– Registered or Combinatorial Internal Feedback
Several Power Saving Options
Device
ATV2500B
ATV2500BQ
ATV2500BL
ATV2500BQL
I
CC
, Standby
110 mA
30 mA
2 mA
2 mA
High-speed
High-density
UV-erasable
Programmable
Logic Device
ATV2500B
ATV2500BQ
ATV2500BQL
Backward Compatible with ATV2500H/L Software
Proven and Reliable High-speed UV EPROM Process
Reprogrammable – Tested 100% for Programmability
40-lead Dual-in-line and 44-lead Surface Mount Packages
Block Diagram
Pin Configurations
Pin Name
IN
CLK/IN
I/O
I/O 0,2,4..
I/O 1,3,5..
GND
VCC
Note:
Function
Logic Inputs
Pin Clock and
Input
Bi-directional
Buffers
“Even” I/O Buffers
“Odd” I/O Buffers
Ground
+5V Supply
For ATV2500BQ and
ATV2500BQL (PLCC/LCC
package only) pin 4 and
pin 26 connections are not
required.
I/O2
I/O3
I/O4
I/O5
VCC
VCC
I/O17
I/O16
I/O15
I/O14
I/O13
7
8
9
10
11
12
13
14
15
16
17
LCC/PLCC
I/O1
I/O0
GND
IN
IN
CLK/IN
IN
IN
IN
IN
I/O06
DIP
CLK/IN
IN
IN
I/O0
I/O1
I/O2
I/O3
I/O4
I/O5
VCC
I/O17
I/O16
I/O15
I/O14
I/O13
I/O12
IN
IN
IN
IN
1
2
3
4
5
6
7
8
9
10
11
12
13
14
15
16
17
18
19
20
40
39
38
37
36
35
34
33
32
31
30
29
28
27
26
25
24
23
22
21
IN
IN
IN
IN
I/O6
I/O7
I/O8
I/O9
I/O10
I/O11
GND
I/O23
I/O22
I/O21
I/O20
I/O19
I/O18
IN
IN
IN
6
5
4
3
2
1
44
43
42
41
40
I/O12
IN
IN
IN
IN
IN
IN
IN
GND
I/O18
I/O19
18
19
20
21
22
23
24
25
26
27
28
39
38
37
36
35
34
33
32
31
30
29
I/O7
I/O8
I/O9
I/O10
I/O11
GND
GND
I/O23
I/O22
I/O21
I/O20
Rev. 0249J–05/00
1
Functional Logic Diagram ATV2500B
Note:
1. Not required for PLCC versions of ATV2500BQ or ATV2500BQL, making them compatible with ATV2500H and ATV2500L
pinout.
2
ATV2500B(Q)(L)
ATV2500B(Q)(L)
Description
The ATV2500Bs are the highest density PLDs available in
a 40- or 44-lead package. With their fully connected logic
array and flexible macrocell structure, high-gate utilization
is easily obtainable.
The ATV2500Bs are organized around a
single universal
and-or array.
All pins and feedback terms are always avail-
able to every macrocell. Each of the 38 logic pins are array
inputs, as are the outputs of each flip-flop.
In the ATV2500Bs, four product terms are input to each
sum term. Furthermore, each macrocell’s three sum terms
can be combined to provide up to 12 product terms per
sum term with
no performance penalty.
Each flip-flop is
individually selectable to be either D- or T-type, providing
further logic compaction. Also, 24 of the flip-flops may be
bypassed to provide internal combinatorial feedback to the
logic array.
Product terms provide individual clocks and asynchronous
resets for each flip-flop. The flip-flops may also be individu-
ally configured to have direct input pin clocking. Each
output has its own enable product term. Eight synchronous
preset product terms serve local groups of either four or
eight flip-flops. Register preload functions are provided to
simplify testing. All registers automatically reset upon
power-up.
Several low-power device options allow selection of the
optimum solution for many power-sensitive applications.
Each of the options significantly reduces total system
power and enhances system reliability.
Functional Logic Diagram Description
The ATV2500B functional logic diagram describes the
interconnections between the input, feedback pins and
logic cells. All interconnections are routed through the
single global bus.
The ATV2500Bs are straightforward and uniform PLDs.
The 24 macrocells are numbered 0 through 23. Each mac-
rocell contains 17 AND gates. All AND gates have 172
inputs. The five lower product terms provide AR1, CK1,
CK2, AR2, and OE. These are: one asynchronous reset
and clock per flip-flop, and an output enable. The top 12
product terms are grouped into three sum terms, which are
used as shown in the macrocell diagrams.
Eight synchronous preset terms are distributed in a 2/4 pat-
tern. The first four macrocells share Preset 0, the next two
share Preset 1, and so on, ending with the last two macro-
cells sharing Preset 7.
The 14 dedicated inputs and their complements use the
numbered positions in the global bus as shown. Each mac-
rocell provides six inputs to the global bus: (left to right)
feedback F2
(1)
true and false, flip-flop Q1 true and false,
and the pin true and false. The positions occupied by these
signals in the global bus are the six numbers in the bus dia-
gram next to each macrocell.
Note:
1. Either the flip-flop input (D/T2) or output (Q2) may be
3
Absolute Maximum Ratings*
Temperature Under Bias................................ -55°C to +125°C
Storage Temperature ..................................... -65°C to +150°C
Voltage on Any Pin with
Respect to Ground .........................................-2.0V to +7.0V
(1)
Voltage on Input Pins
with Respect to Ground
During Programming.....................................-2.0V to +14.0V
(1)
Programming Voltage with
Respect to Ground .......................................-2.0V to +14.0V
(1)
Integrated UV Erase Dose..............................7258 W
sec/cm
2
*NOTICE:
Stresses beyond those listed under “Absolute
Maximum Ratings” may cause permanent dam-
age to the device. This is a stress rating only and
functional operation of the device at these or any
other conditions beyond those indicated in the
operational sections of this specification is not
implied. Exposure to absolute maximum rating
conditions for extended periods may affect device
reliability.
Note:
1. Minimum voltage is -0.6V DC which may under-
shoot to -2.0V for pulses of less than 20 ns.
Maximum output pin voltage is V
CC
+ 0.75V DC
which may overshoot to +7.0V for pulses of less
than 20 ns.
DC and AC Operating Conditions
Commercial
Operating Temperature
V
CC
Power Supply
0°C - 70°C
(Ambient)
5V ± 5%
Industrial
-40°C - 85°C
(Ambient)
5V ± 10%
Military
-55°C - 125°C
(Case)
5V ± 10%
Pin Capacitance
f = 1 MHz, T = 25°C
(1)
Typ
C
IN
C
OUT
Note:
4
8
Max
6
12
Units
pF
pF
Conditions
V
IN
= 0V
V
OUT
= 0V
1. Typical values for nominal supply voltage. This parameter is only sampled and is not 100% tested.
4
ATV2500B(Q)(L)
ATV2500B(Q)(L)
Output Logic, Registered
(1)
S2 = 0
S1
0
1
1
S0
0
0
1
Terms in
D/T1
8
12
8
D/T2
4
4
(1)
4
Output Configuration
Registered (Q1); Q2 FB
Registered (Q1); Q2 FB
Registered (Q1); D/T2 FB
S3
0
1
Output
Configuration
Active Low
Active High
S6
0
1
Q1 CLOCK
CK1
CK1 • PIN1
S4
0
1
Register 1 Type
D
T
S7
0
1
Q2 CLOCK
CK2
CK2 • PIN1
S5
0
1
Register 2 Type
D
T
Output Logic, Combinatiorial
(1)
S2 = 1
S5
X
X
X
1
0
S1
0
0
1
1
1
S0
0
1
0
1
1
Terms in
D/T1
4
(1)
4
4
(1)
4
(1)
4
D/T2
4
4
4
(1)
4
4
Output Configuration
Combinatorial (8 Terms);
Q2 FB
Combinatorial (4 Terms);
Q2 FB
Combinatorial (12 Terms);
Q2 FB
Combinatorial (8 Terms);
D/T2 FB
Combinatorial (4 Terms);
D/T2 FB
Note:
1. These four terms are shared with D/T1.
Clock Option
Note:
1. These diagrams show equivalent logic functions, not
necessarily the actual circuit implementation.
5
查看更多>
热门器件
热门资源推荐
器件捷径:
L0 L1 L2 L3 L4 L5 L6 L7 L8 L9 LA LB LC LD LE LF LG LH LI LJ LK LL LM LN LO LP LQ LR LS LT LU LV LW LX LY LZ M0 M1 M2 M3 M4 M5 M6 M7 M8 M9 MA MB MC MD ME MF MG MH MI MJ MK ML MM MN MO MP MQ MR MS MT MU MV MW MX MY MZ N0 N1 N2 N3 N4 N5 N6 N7 N8 NA NB NC ND NE NF NG NH NI NJ NK NL NM NN NO NP NQ NR NS NT NU NV NX NZ O0 O1 O2 O3 OA OB OC OD OE OF OG OH OI OJ OK OL OM ON OP OQ OR OS OT OV OX OY OZ P0 P1 P2 P3 P4 P5 P6 P7 P8 P9 PA PB PC PD PE PF PG PH PI PJ PK PL PM PN PO PP PQ PR PS PT PU PV PW PX PY PZ Q1 Q2 Q3 Q4 Q5 Q6 Q8 Q9 QA QB QC QE QF QG QH QK QL QM QP QR QS QT QV QW QX QY R0 R1 R2 R3 R4 R5 R6 R7 R8 R9 RA RB RC RD RE RF RG RH RI RJ RK RL RM RN RO RP RQ RR RS RT RU RV RW RX RY RZ
需要登录后才可以下载。
登录取消