首页 > 器件类别 > 存储 > 存储

BS62LV2007HIP10

Standard SRAM, 256KX8, 100ns, CMOS, PBGA36, MINIBGA-36

器件类别:存储    存储   

厂商名称:Brilliance

器件标准:  

下载文档
器件参数
参数名称
属性值
是否无铅
不含铅
是否Rohs认证
符合
包装说明
LFBGA, BGA36,6X8,30
Reach Compliance Code
unknown
最长访问时间
100 ns
其他特性
IT ALSO OPERATES AT 5.0 NOMINAL SUPPLY VOLTAGE
I/O 类型
COMMON
JESD-30 代码
R-PBGA-B36
长度
8 mm
内存密度
2097152 bit
内存集成电路类型
STANDARD SRAM
内存宽度
8
湿度敏感等级
3
功能数量
1
端子数量
36
字数
262144 words
字数代码
256000
工作模式
ASYNCHRONOUS
最高工作温度
85 °C
最低工作温度
-40 °C
组织
256KX8
输出特性
3-STATE
封装主体材料
PLASTIC/EPOXY
封装代码
LFBGA
封装等效代码
BGA36,6X8,30
封装形状
RECTANGULAR
封装形式
GRID ARRAY, LOW PROFILE, FINE PITCH
并行/串行
PARALLEL
峰值回流温度(摄氏度)
260
电源
3/5 V
认证状态
Not Qualified
座面最大高度
1.4 mm
最大待机电流
5e-7 A
最小待机电流
1.5 V
最大压摆率
0.04 mA
最大供电电压 (Vsup)
5.5 V
最小供电电压 (Vsup)
2.4 V
标称供电电压 (Vsup)
3 V
表面贴装
YES
技术
CMOS
温度等级
INDUSTRIAL
端子形式
BALL
端子节距
0.75 mm
端子位置
BOTTOM
处于峰值回流温度下的最长时间
NOT SPECIFIED
宽度
6 mm
Base Number Matches
1
文档预览
BSI
FEATURES
Very Low Power/Voltage CMOS SRAM
256K X 8 bit
DESCRIPTION
BS62LV2007
• Wide Vcc operation voltage : 2.4V ~ 5.5V
• Very low power consumption :
Vcc = 3.0V C-grade : 20mA (Max.) operating current
I- grade : 25mA (Max.) operating current
0.1uA (Typ.) CMOS standby current
Vcc = 5.0V C-grade : 35mA (Max.) operating current
I- grade : 40mA (Max.) operating current
0.6uA (Typ.) CMOS standby current
• High speed access time :
-70
70ns(Max.) at Vcc = 3.0V
-10
100ns(Max.) at Vcc = 3.0V
• Automatic power down when chip is deselected
• Three state outputs and TTL compatible
• Fully static operation
• Data retention supply voltage as low as 1.5V
• Easy expansion with CE2, CE1, and OE options
The BS62LV2007 is a high performance , very low power CMOS
Static Random Access Memory organized as 262,144 words by 8 bits
and operates in a wide range of 2.4V to 5.5V supply voltage.
Advanced CMOS technology and circuit techniques provide both high
speed and low power features with a typical CMOS standby current of
0.1uA and maximum access time of 70ns in 3V operation.
Easy memory expansion is provided by an active LOW chip
enable (CE1), an active HIGH chip enable (CE2), and active LOW
output enable (OE) and three-state output drivers.
The BS62LV2007 has an automatic power down feature, reducing the
power consumption significantly when chip is deselected.
The BS62LV2007 is available in the JEDEC standard 36 ball Mini
BGA 6x8 mm.
PRODUCT FAMILY
PRODUCT
FAMILY
OPERATING
TEMPERATURE
Vcc
RANGE
SPEED
(ns)
Vcc=
3.0V
POWER DISSIPATION
STANDBY
Operating
(I
CCSB1
, Max)
Vcc=
Vcc=
5.0V
3.0V
(I
CC
, Max)
Vcc=
Vcc=
5.0V
3.0V
PKG
TYPE
BS62LV2007HC
0
O
C to +70
O
C
2.4V ~5.5V
-40
O
C to +85
O
C
70/100
6 uA
0.7 uA
35 mA
20 mA
BGA-36-
0608
BS62LV2007HI
70/100
25 uA
1.5 uA
40 mA
25 mA
PIN CONFIGURATIONS
BLOCK DIAGRAM
A13
A17
A15
A16
A14
A12
A7
A6
A5
A4
Address
Input
Buffer
20
Row
Decoder
1024
Memory Array
1024 x 2048
2048
DQ0
DQ1
DQ2
DQ3
DQ4
DQ5
DQ6
DQ7
8
Data
Input
Buffer
8
Column I/O
Write Driver
Sense Amp
256
Column Decoder
16
Control
Address Input Buffer
8
Data
Output
Buffer
8
CE1
CE2
WE
OE
Vdd
Gnd
A11 A9 A8 A3 A2 A1 A0 A10
Brilliance Semiconductor, Inc
.
reserves the right to modify document contents without notice.
R0201-BS62LV2007
1
Revision 2.1
Jan.
2004
BSI
PIN DESCRIPTIONS
BS62LV2007
Function
These 18 address inputs select one of the 262,144 x 8-bit words in the RAM
CE1 is active LOW and CE2 is active HIGH. Both chip enables must be active when
data read from or write to the device. If either chip enable is not active, the device is
deselected and is in a standby power mode. The DQ pins will be in the high
impedance state when the device is deselected.
The write enable input is active LOW and controls read and write operations. With the
chip selected, when WE is HIGH and OE is LOW, output data will be present on the
DQ pins; when WE is LOW, the data present on the DQ pins will be written into the
selected memory location.
The output enable input is active LOW. If the output enable is active while the chip is
selected and the write enable is inactive, data will be present on the DQ pins and they
will be enabled. The DQ pins will be in the high impedance state when OE is inactive.
These 8 bi-directional ports are used to read data from or write data into the RAM.
Power Supply
Ground
Name
A0-A17 Address Input
CE1 Chip Enable 1 Input
CE2 Chip Enable 2 Input
WE Write Enable Input
OE Output Enable Input
DQ0 – DQ7 Data Input/Output
Ports
Vcc
Gnd
TRUTH TABLE
MODE
WE
CE1
CE2
OE
I/O OPERATION
Vcc CURRENT
Not selected
(Power Down)
Output Disabled
Read
Write
X
X
H
H
L
H
X
L
L
L
X
L
H
H
H
X
X
H
L
X
High Z
High Z
D
OUT
D
IN
I
CCSB
, I
CCSB1
I
CC
I
CC
I
CC
ABSOLUTE MAXIMUM RATINGS
(1)
SYMBOL
V
TERM
T
BIAS
T
STG
P
T
I
OUT
PARAMETER
Terminal Voltage with
Respect to GND
Temperature Under Bias
Storage Temperature
Power Dissipation
DC Output Current
OPERATING RANGE
UNITS
V
O
RATING
-0.5 to
Vcc+0.5
-40 to +125
-60 to +150
1.0
20
RANGE
Commercial
Industrial
AMBIENT
TEMPERATURE
0
O
C to +70
O
C
-40
O
C to +85
O
C
Vcc
2.4V ~ 5.5V
2.4V ~ 5.5V
C
C
O
W
mA
CAPACITANCE
(1)
(TA = 25
o
C, f = 1.0 MHz)
SYMBOL
1. Stresses greater than those listed under ABSOLUTE MAXIMUM
RATINGS may cause permanent damage to the device. This is a
stress rating only and functional operation of the device at these
or any other conditions above those indicated in the operational
sections of this specification is not implied. Exposure to absolute
maximum rating conditions for extended periods may affect
reliability.
C
IN
C
DQ
PARAMETER
Input
Capacitance
Input/Output
Capacitance
CONDITIONS
MAX.
UNIT
V
IN
=0V
V
I/O
=0V
6
8
pF
pF
1. This parameter is guaranteed and not 100% tested.
R0201-BS62LV2007
2
Revision 2.1
Jan.
2004
BSI
DC ELECTRICAL CHARACTERISTICS
( TA = 0
o
C to + 70
o
C )
PARAMETER
NAME
V
IL
V
IH
I
IL
I
LO
V
OL
V
OH
I
CC
I
CCSB
I
CCSB1
BS62LV2007
TEST CONDITIONS
Vcc=3.0V
Vcc=5.0V
Vcc=3.0V
Vcc=5.0V
PARAMETER
Guaranteed Input Low
Voltage
(2)
Guaranteed Input High
Voltage
(2)
Input Leakage Current
Output Leakage Current
Output Low Voltage
Output High Voltage
Operating Power Supply
Current
Standby Current-TTL
Standby Current-CMOS
MIN.
-0.5
2.0
2.2
--
--
Vcc=3.0V
Vcc=5.0V
Vcc=3.0V
Vcc=5.0V
Vcc=3.0V
Vcc=5.0V
Vcc=3.0V
Vcc=5.0V
Vcc=3.0V
Vcc=5.0V
TYP.
(1)
MAX.
--
--
--
--
--
--
--
--
--
--
0.1
0.6
0.8
Vcc+0.2
1
1
0.4
--
20
35
1
2
0.7
6
UNITS
V
V
uA
uA
V
V
mA
mA
uA
Vcc = Max, V
IN
= 0V to Vcc
Vcc = Max, CE1= V
IH
, CE2= V
IL,
or
OE = V
IH
, V
I/O
= 0V to Vcc
Vcc = Max, I
OL
= 2mA
Vcc = Min, I
OH
= -1mA
CE1 = V
IL
, or CE2 = V
IH
,
(3)
I
DQ
= 0mA, F = Fmax
CE1 = V
IH
, or CE2 = V
IL
,
I
DQ
= 0mA
CE1≧Vcc-0.2V or CE2≦0.2V,
V
IN
≧Vcc-0.2V
or V
IN
≦0.2V
--
2.4
--
--
--
--
--
--
1. Typical characteristics are at TA = 25
o
C.
2. These are absolute values with respect to device ground and all overshoots due to system or tester notice are included.
3. Fmax = 1/t
RC
.
DATA RETENTION CHARACTERISTICS
( TA = 0
o
C to + 70
o
C )
SYMBOL
V
DR
I
CCDR
t
CDR
t
R
PARAMETER
Vcc for Data Retention
Data Retention Current
Chip Deselect to Data
Retention Time
Operation Recovery Time
TEST CONDITIONS
CE1
Vcc - 0.2V or CE2
0.2V,
V
IN
Vcc - 0.2V or V
IN
0.2V
CE1
Vcc - 0.2V or CE2
0.2V,
V
IN
Vcc - 0.2V or V
IN
0.2V
See Retention Waveform
MIN.
1.5
--
0
T
RC
(2)
TYP.
(1)
--
0.01
--
--
MAX.
--
0.5
--
--
UNITS
V
uA
ns
ns
1. Vcc = 1.5V, T
A
= + 25
O
C
2. t
RC
= Read Cycle Time
LOW V
CC
DATA RETENTION WAVEFORM (1)
( CE1 Controlled )
Data Retention Mode
V
DR
1.5V
Vcc
V
IH
Vcc
Vcc
t
CDR
CE1
Vcc - 0.2V
t
R
V
IH
CE1
LOW V
CC
DATA RETENTION WAVEFORM (2)
( CE2 Controlled )
Data Retention Mode
Vcc
Vcc
V
DR
1.5V
Vcc
t
CDR
t
R
CE2
0.2V
CE2
R0201-BS62LV2007
V
IL
V
IL
3
Revision 2.1
Jan.
2004
BSI
AC TEST CONDITIONS
Input Pulse Levels
Input Rise and Fall Times
Input and Output
Timing Reference Level
Vcc/0V
1V/ns
0.5Vcc
WAVEFORM
BS62LV2007
KEY TO SWITCHING WAVEFORMS
INPUTS
MUST BE
STEADY
MAY CHANGE
FROM H TO L
MAY CHANGE
FROM L TO H
DON T CARE:
ANY CHANGE
PERMITTED
DOES NOT
APPLY
OUTPUTS
MUST BE
STEADY
WILL BE
CHANGE
FROM H TO L
WILL BE
CHANGE
FROM L TO H
CHANGE :
STATE
UNKNOWN
CENTER
LINE IS HIGH
IMPEDANCE
”OFF ”STATE
AC TEST LOADS AND WAVEFORMS
3.3V
OUTPUT
100PF
INCLUDING
JIG AND
SCOPE
1269
3.3V
OUTPUT
1269
,
5PF
1404
INCLUDING
JIG AND
SCOPE
1404
FIGURE 1A
THEVENIN EQUIVALENT
667
FIGURE 1B
OUTPUT
1.73V
ALL INPUT PULSES
Vcc
GND
10%
90% 90%
10%
5ns
FIGURE 2
AC ELECTRICAL CHARACTERISTICS
( TA = 0
o
C to + 70
o
C, Vcc = 3.0V )
READ CYCLE
JEDEC
PARAMETER
NAME
PARAMETER
NAME
DESCRIPTION
Read Cycle Time
Address Access Time
Chip Select Access Time
Chip Select Access Time
Output Enable to Output Valid
Chip Select to Output Low Z
Chip Select to Output Low Z
Output Enable to Output in Low Z
Chip Deselect to Output in High Z
Chip Deselect to Output in High Z
Output Disable to Output in High Z
Output Disable to Output Address Change
(CE1)
(CE2)
(CE1)
(CE2)
(CE1)
(CE2)
CYCLE TIME : 70ns
MIN. TYP. MAX.
CYCLE TIME : 100ns
MIN. TYP. MAX.
UNIT
ns
ns
ns
ns
ns
ns
ns
ns
ns
ns
ns
ns
t
AVAX
t
AVQV
t
E1LQV
t
E2HOV
t
GLQV
t
E1LQX
t
E2HOX
t
GLQX
t
E1HQZ
t
E2HQZ
t
GHQZ
t
AXOX
t
RC
t
AA
t
ACS1
t
ACS2
t
OE
t
CLZ1
t
CLZ2
t
OLZ
t
CHZ1
t
CHZ1
t
OHZ
t
OH
70
--
--
--
--
10
10
10
0
0
0
10
--
--
--
--
--
--
--
--
--
--
--
--
--
70
70
70
35
--
--
--
35
35
30
--
100
--
--
--
--
15
15
15
0
0
0
15
--
--
--
--
--
--
--
--
--
--
--
--
--
100
100
100
50
--
--
--
40
40
35
--
R0201-BS62LV2007
4
Revision 2.1
Jan.
2004
BSI
SWITCHING WAVEFORMS (READ CYCLE)
READ CYCLE1
(1,2,4)
BS62LV2007
t
RC
ADDRESS
t
D
OUT
t
OH
AA
t
OH
READ CYCLE2
CE1
(1,3,4)
t
ACS1
CE2
t
t
(5)
CLZ
ACS2
t
CHZ1
, t
(5)
CHZ2
D
OUT
(1,4)
READ CYCLE3
t
RC
ADDRESS
t
OE
AA
t
OE
CE1
t
OH
t
OLZ
t
(5)
CLZ1
t
ACS1
t
OHZ
(5)
(1,5)
t
CHZ1
CE2
t
ACS2
t
(5)
CLZ2
t
CHZ2
(2,5)
D
OUT
NOTES:
1. WE is high for read Cycle.
2. Device is continuously selected when CE1 = V
IL
and CE2= V
IH.
3. Address valid prior to or coincident with CE1 transition low and/or CE2 transition high.
4. OE = V
IL
.
5. Transition is measured
±
500mV from steady state with C
L
= 5pF as shown in Figure 1B.
The parameter is guaranteed but not 100% tested.
R0201-BS62LV2007
5
Revision 2.1
Jan.
2004
查看更多>
参数对比
与BS62LV2007HIP10相近的元器件有:BS62LV2007HIG70、BS62LV2007HI10、BS62LV2007HCP70。描述及对比如下:
型号 BS62LV2007HIP10 BS62LV2007HIG70 BS62LV2007HI10 BS62LV2007HCP70
描述 Standard SRAM, 256KX8, 100ns, CMOS, PBGA36, MINIBGA-36 Standard SRAM, 256KX8, 70ns, CMOS, PBGA36 Standard SRAM, 256KX8, 100ns, CMOS, PBGA36 Standard SRAM, 256KX8, 70ns, CMOS, PBGA36
是否Rohs认证 符合 符合 不符合 符合
包装说明 LFBGA, BGA36,6X8,30 FBGA, BGA36,6X8,30 FBGA, BGA36,6X8,30 FBGA, BGA36,6X8,30
Reach Compliance Code unknown unknown unknown unknown
最长访问时间 100 ns 70 ns 100 ns 70 ns
I/O 类型 COMMON COMMON COMMON COMMON
JESD-30 代码 R-PBGA-B36 R-PBGA-B36 R-PBGA-B36 R-PBGA-B36
内存密度 2097152 bit 2097152 bit 2097152 bit 2097152 bit
内存集成电路类型 STANDARD SRAM STANDARD SRAM STANDARD SRAM STANDARD SRAM
内存宽度 8 8 8 8
湿度敏感等级 3 3 3 3
端子数量 36 36 36 36
字数 262144 words 262144 words 262144 words 262144 words
字数代码 256000 256000 256000 256000
工作模式 ASYNCHRONOUS ASYNCHRONOUS ASYNCHRONOUS ASYNCHRONOUS
最高工作温度 85 °C 85 °C 85 °C 70 °C
最低工作温度 -40 °C -40 °C -40 °C -
组织 256KX8 256KX8 256KX8 256KX8
输出特性 3-STATE 3-STATE 3-STATE 3-STATE
封装主体材料 PLASTIC/EPOXY PLASTIC/EPOXY PLASTIC/EPOXY PLASTIC/EPOXY
封装代码 LFBGA FBGA FBGA FBGA
封装等效代码 BGA36,6X8,30 BGA36,6X8,30 BGA36,6X8,30 BGA36,6X8,30
封装形状 RECTANGULAR RECTANGULAR RECTANGULAR RECTANGULAR
封装形式 GRID ARRAY, LOW PROFILE, FINE PITCH GRID ARRAY, FINE PITCH GRID ARRAY, FINE PITCH GRID ARRAY, FINE PITCH
并行/串行 PARALLEL PARALLEL PARALLEL PARALLEL
电源 3/5 V 3/5 V 3/5 V 3/5 V
认证状态 Not Qualified Not Qualified Not Qualified Not Qualified
最大待机电流 5e-7 A 5e-7 A 5e-7 A 5e-7 A
最小待机电流 1.5 V 1.5 V 1.5 V 1.5 V
最大压摆率 0.04 mA 0.04 mA 0.04 mA 0.035 mA
表面贴装 YES YES YES YES
技术 CMOS CMOS CMOS CMOS
温度等级 INDUSTRIAL INDUSTRIAL INDUSTRIAL COMMERCIAL
端子形式 BALL BALL BALL BALL
端子节距 0.75 mm 0.75 mm 0.75 mm 0.75 mm
端子位置 BOTTOM BOTTOM BOTTOM BOTTOM
Base Number Matches 1 1 1 -
热门器件
热门资源推荐
器件捷径:
L0 L1 L2 L3 L4 L5 L6 L7 L8 L9 LA LB LC LD LE LF LG LH LI LJ LK LL LM LN LO LP LQ LR LS LT LU LV LW LX LY LZ M0 M1 M2 M3 M4 M5 M6 M7 M8 M9 MA MB MC MD ME MF MG MH MI MJ MK ML MM MN MO MP MQ MR MS MT MU MV MW MX MY MZ N0 N1 N2 N3 N4 N5 N6 N7 N8 NA NB NC ND NE NF NG NH NI NJ NK NL NM NN NO NP NQ NR NS NT NU NV NX NZ O0 O1 O2 O3 OA OB OC OD OE OF OG OH OI OJ OK OL OM ON OP OQ OR OS OT OV OX OY OZ P0 P1 P2 P3 P4 P5 P6 P7 P8 P9 PA PB PC PD PE PF PG PH PI PJ PK PL PM PN PO PP PQ PR PS PT PU PV PW PX PY PZ Q1 Q2 Q3 Q4 Q5 Q6 Q8 Q9 QA QB QC QE QF QG QH QK QL QM QP QR QS QT QV QW QX QY R0 R1 R2 R3 R4 R5 R6 R7 R8 R9 RA RB RC RD RE RF RG RH RI RJ RK RL RM RN RO RP RQ RR RS RT RU RV RW RX RY RZ
需要登录后才可以下载。
登录取消