首页 > 器件类别 > 嵌入式处理器和控制器 > 微控制器和处理器

BU-62743B3-122L

Mil-Std-1553 Controller, 2 Channel(s), 0.125MBps, CMOS, 0.815 X 0.815 INCH, 0.140 INCH HEIGHT, 1 MM PITCH, BGA-128

器件类别:嵌入式处理器和控制器    微控制器和处理器   

厂商名称:Data Device Corporation

下载文档
器件参数
参数名称
属性值
是否Rohs认证
不符合
厂商名称
Data Device Corporation
零件包装代码
BGA
包装说明
BGA,
针数
128
Reach Compliance Code
compliant
地址总线宽度
32
边界扫描
NO
总线兼容性
PCI
最大时钟频率
20 MHz
通信协议
MIL-STD-1553A; MIL-STD-1553B; MIL-STD-1760; MCAIR; STANAG-3838
数据编码/解码方法
BIPH-LEVEL(MANCHESTER)
最大数据传输速率
0.125 MBps
外部数据总线宽度
32
JESD-30 代码
S-XBGA-B128
JESD-609代码
e0
低功率模式
NO
串行 I/O 数
2
端子数量
128
最高工作温度
125 °C
最低工作温度
-55 °C
封装主体材料
UNSPECIFIED
封装代码
BGA
封装形状
SQUARE
封装形式
GRID ARRAY
峰值回流温度(摄氏度)
NOT SPECIFIED
认证状态
Not Qualified
筛选级别
MIL-STD-883
座面最大高度
3.58 mm
最大供电电压
3.6 V
最小供电电压
3 V
标称供电电压
3.3 V
表面贴装
YES
技术
CMOS
温度等级
MILITARY
端子面层
TIN LEAD
端子形式
BALL
端子节距
1 mm
端子位置
BOTTOM
处于峰值回流温度下的最长时间
NOT SPECIFIED
uPs/uCs/外围集成电路类型
SERIAL IO/COMMUNICATION CONTROLLER, MIL-STD-1553
文档预览
PRELIMINARY
This Preliminary data sheet provides detailed functional
capabilities for product currently in prototype production.
These specifications are being provided to allow for
electrical design, layout and operation.
BU-62743/62843/62864
PCI ENHANCED MINIATURE ADVANCED COMMUNICATION ENGINE
(PCI ENHANCED MINI-ACE)
FEATURES
32-Bit / 33Mhz, 3.3Volt, PCI Target Interface
Fully Integrated 1553A/B Notice 2, McAir, STANAG 3838 Interface
Terminal
Compatible with Enhanced Mini-ACE, Mini-ACE (Plus) and ACE
Generations
Choice of:
-
RT only with 4K RAM
-
BC/RT/MT with 4K RAM
-
BC/RT/MT with 64K RAM, with RAM Parity
3.3V Logic
5V Transceiver. Available with 1760 or McAir Compatible Options
1.0-inch square, 72-Pin Flatpack / Formed Gull Lead Ceramic Package.
0.815-inch square, 128-Ball BGA also available.
Choice of 10, 12, 16, or 20 MHz 1553 Clock
Highly Autonomous BC With Built-in Message Sequence Control:
-
Frame Scheduling
-
Branching
-
Asynchronous Message Insertion
-
General Purpose Queue
-
User-defined Interrupts
Advanced RT Functions
-
Global Circular Buffering
-
Interrupt Status Queue
-
50% Circular Buffer Rollover Interrupts
1
62743_pre2.DOC
8-15-01
Data Device Corporation
www.ddc-web.com
DESCRIPTION
The PCI Enhanced Mini-ACE family of MIL-STD-1553 terminals provides a
complete interface between a 32-Bit / 33Mhz PCI Bus and a MIL-STD-1553 bus.
These terminals integrate dual transceiver, protocol logic, and 4K words or 64K
words of RAM.
With a 1.0-inch square package, the PCI Enhanced Mini-ACE is nearly 100%
footprint and software compatible with the Enhanced Mini-ACE, previous
generation Mini-Ace (Plus) terminals, and is software compatible with the older
ACE series.
The PCI Enhanced Mini-ACE is powered by 3.3V (3.3V logic). Multiprotocol
support of MIL-STD-1553A/B and STANAG 3838, including versions
incorporating McAir compatible transmitters, is provided. There is a choice of 10,
12, 16, or 20 MHz 1553 clocks. The BC/RT/MT versions with 64K words of RAM
include built-in RAM parity checking.
BC features include a built-in message sequence control engine, with a set of 20
instructions. This provides an autonomous means of implementing multi-frame
message scheduling, message retry schemes, data double buffering,
asynchronous message insertion, and reporting to the host CPU.
The PCI Enhanced Mini-ACE RT offers the same choices of subaddress
buffering as the ACE, Mini-ACE (Plus) and Enhanced Mini-ACE, along with a
global circular buffering option, 50% rollover interrupt for circular buffers, an
interrupt status queue, and an “Auto-boot” option to support MIL-STD-1760.
Data Device Corporation
www.ddc-web.com
2
62743_pre2.DOC
8-15-01
T/R_A
4K 16
OR
64K 17
SHARED
RAM
TRANSCEIVER
A
CH. A
32 32
WRITE
IO
AD31-AD0
PAR
T/R_A
TRANSMITTER
INHIBITS
T_INH_A/B
DATA BUS
DUAL
ENCODER/DECODER,
MULTIPROTOCOL
AND
MEMOR
MANAGEMENT
C/BE3-C/BE0
RAME, IRD,
IDSEL
ADDRESS BUS
33 MH,
32-BIT
PCI
CH. B
TRANSCEIVER
B
SLAVE
INTERACE
(PCI) CLK
T/R_B
TRD,STOP,
DEVSEL, PERR, SERR
PCI
Address/Data,
Parity,
and
Bus Command /
Byte Enable
T/R_B
PCI CONTROL
PCI CLK
RT ADDRESS
AND
ADDRESS LATCH
RTAD4-RTAD0, RTADP
RT-AD-LAT
INCMD/MCRST
INT A
PCI INTERRUPT
MISCELLANEOUS
CLK_IN,
MSTCLR,SSLAG/ET_TRG
Figure 1. PCI Enhanced Mini-ACE Block Diagram
Data Device Corporation
www.ddc-web.com
3
62743_pre2.DOC
8-15-01
Table 1. PCI Enhanced Mini-ACE Specifications
PARAMETER
MIN
TYP
ABSOLUTE MAXIMUM RATINGS
Supply Voltage
!
Logic +3.3V
!
RAM +5V
!
Transceiver +5 V (Note 11)
Logic
!
Voltage Input Range for PCI Signals
!
Voltage Input Range for Non PCI Signals
RECEIVER
Differential Input Resistance (Notes 1-6)
Differential Input Capacitance (Notes 1-6)
Threshold Voltage, Transformer Coupled
Common Mode Voltage (Note 7)
TRANSMITTER
Differential Output Voltage
!
Direct Coupled Across 35 ohms, Measured on Bus
!
Transformer Coupled Across 70 ohms
(BU-62XXXXX-XX0,
BU-62XXXXX-XX2) (Note 13)
Output Noise, Differential (Direct Coupled)
Output Offset Voltage, Transformer Coupled Across 70
ohms
Rise/Fall Time
(BU-62XXXX3,
BU-62XXXX4)
LOGIC
V
IH
All signals except CLK_IN
CLK_IN
V
IL
All signals except CLK_IN
CLK_IN
Schmidt Hysteresis
All signals except CLK_IN
CLK_IN
I
IH
, I
IL
All signals except CLK_IN
I
IH
(V
CC
=3.6V, V
IN
=V
CC
)
I
IH
(V
CC
=3.6V, V
IN
=2.7V)
I
IL
(V
CC
=3.6V, V
IN
=0.4V)
CLK_IN
I
IH
I
IL
V
OH
(V
CC
=3.0V, V
IH
=2.7V, V
IL
=0.2V, I
OH
=max)
V
OL
(V
CC
=3.0V, V
IH
=2.7V, V
IL
=0.2V, I
OL
=max)
I
OL
Data Device Corporation
www.ddc-web.com
4
MAX
UNITS
-0.3
-0.3
-0.3
-0.3
-0.3
2.5
0.200
TBD
6.0
7.0
TBD
TBD
V
V
V
V
V
Kohm
Pf
VP-P
VPEAK
5
0.860
10
6
18
20
-250
7
20
22
150
9
27
27
10
250
V
P-P
V
P-P
V
P-P
mV
P-P
mV
PEAK
100
200
150
250
300
300
ns
ns
2.1
0.8•V
CC
0.7
0.2•V
CC
0.4
1.0
V
V
V
V
V
V
-10
-350
-350
-10
-10
2.4
3.4
10
-33
-33
10
10
0.4
µA
µA
µA
µA
µA
V
V
mA
62743_pre2.DOC
8-15-01
Table 1. PCI Enhanced Mini-ACE Specifications
PARAMETER
I
OH
C
I
(Input Capacitance)
C
IO
(Bi-directional signal Input Capacitance)
PCI LOGIC
V
IH
V
IL
I
IH
(V
CC
=3.6V, V
IN
=V
CC
)
I
IH
(V
CC
=3.6V, V
IN
=2.7V)
I
IL
(V
CC
=3.6V, V
IN
=0.4V)
V
OH
(V
CC
=3.0V, V
IH
=2.7V, V
IL
=0.2V, I
OH
=max)
V
OL
(V
CC
=3.0V, V
IH
=2.7V, V
IL
=0.2V, I
OL
=max)
I
OL
I
OH
C
I
(Input Capacitance)
C
IO
(Bi-directional signal Input Capacitance)
POWER SUPPLY REQUIREMENTS
Voltages/Tolerance
+5V (RAM for 62864)
+3.3V (Logic) V
CC
+5V (Ch. A, Ch. B)
Current Drain (Total Hybrid)
BU-62864XX-XX0
+5 V (RAM, CH A, CH B)
• Idle
• 25% Duty Transmitter Cycle
• 50% Duty Transmitter Cycle
• 100% Duty Transmitter Cycle
+3.3 V (Logic)
BU-62864XX-XX2
+5 V (RAM, CH A, CH B)
• Idle
• 25% Duty Transmitter Cycle
• 50% Duty Transmitter Cycle
• 100% Duty Transmitter Cycle
+3.3 V (Logic)
BU-62743XX-XX0, BU-62843XX-XX0
+5 V (CH A, CH B)
• Idle
• 25% Duty Transmitter Cycle
• 50% Duty Transmitter Cycle
• 100% Duty Transmitter Cycle
+3.3 V (Logic)
BU-62743XX-XX0, BU-62843XX-XX2
+5 V (CH A, CH B)
• Idle
• 25% Duty Transmitter Cycle
• 50% Duty Transmitter Cycle
Data Device Corporation
www.ddc-web.com
5
0.5•V
CC
-0.5
T.B.D.
T.B.D.
T.B.D.
0.9•V
CC
T.B.D.
T.B.D.
T.B.D.
T.B.D.
MIN
TYP
50
50
MAX
-3.4
UNITS
mA
Pf
Pf
V
V
µA
µA
µA
V
V
mA
mA
Pf
Pf
V
CC
+0.5
0.3•V
CC
T.B.D.
T.B.D.
T.B.D.
0.1•V
CC
4.5
3.0
4.75
5.0
3.3
5.0
5.5
3.6
5.5
V
V
V
120
225
330
540
40
mA
mA
mA
mA
mA
120
236
352
585
40
mA
mA
mA
mA
mA
100
205
310
520
40
mA
mA
mA
mA
mA
100
216
332
mA
mA
mA
62743_pre2.DOC
8-15-01
查看更多>
热门器件
热门资源推荐
器件捷径:
00 01 02 03 04 05 06 07 08 09 0A 0C 0F 0J 0L 0M 0R 0S 0T 0Z 10 11 12 13 14 15 16 17 18 19 1A 1B 1C 1D 1E 1F 1H 1K 1M 1N 1P 1S 1T 1V 1X 1Z 20 21 22 23 24 25 26 27 28 29 2A 2B 2C 2D 2E 2F 2G 2K 2M 2N 2P 2Q 2R 2S 2T 2W 2Z 30 31 32 33 34 35 36 37 38 39 3A 3B 3C 3D 3E 3F 3G 3H 3J 3K 3L 3M 3N 3P 3R 3S 3T 3V 40 41 42 43 44 45 46 47 48 49 4A 4B 4C 4D 4M 4N 4P 4S 4T 50 51 52 53 54 55 56 57 58 59 5A 5B 5C 5E 5G 5H 5K 5M 5N 5P 5S 5T 5V 60 61 62 63 64 65 66 67 68 69 6A 6C 6E 6F 6M 6N 6P 6R 6S 6T 70 71 72 73 74 75 76 77 78 79 7A 7B 7C 7M 7N 7P 7Q 7V 7W 7X 80 81 82 83 84 85 86 87 88 89 8A 8D 8E 8L 8N 8P 8S 8T 8W 8Y 8Z 90 91 92 93 94 95 96 97 98 99 9A 9B 9C 9D 9F 9G 9H 9L 9S 9T 9W
需要登录后才可以下载。
登录取消