首页 > 器件类别 > 嵌入式处理器和控制器 > 微控制器和处理器

BU-65179P3-480Y

Mil-Std-1553 Controller, 2 Channel(s), 0.125MBps, CMOS, CPGA81, 1 X 1 INCH, LOW PROFILE, CERAMIC, PGA-81

器件类别:嵌入式处理器和控制器    微控制器和处理器   

厂商名称:Data Device Corporation

下载文档
器件参数
参数名称
属性值
是否无铅
含铅
是否Rohs认证
不符合
厂商名称
Data Device Corporation
零件包装代码
PGA
包装说明
PGA,
针数
81
Reach Compliance Code
compliant
地址总线宽度
16
边界扫描
NO
最大时钟频率
20 MHz
通信协议
MIL-STD-1553A; MIL-STD-1553B
数据编码/解码方法
BIPH-LEVEL(MANCHESTER)
最大数据传输速率
0.125 MBps
外部数据总线宽度
16
JESD-30 代码
S-CPGA-P81
JESD-609代码
e0
长度
25.4 mm
低功率模式
NO
串行 I/O 数
2
端子数量
81
最高工作温度
125 °C
最低工作温度
-55 °C
封装主体材料
CERAMIC, METAL-SEALED COFIRED
封装代码
PGA
封装形状
SQUARE
封装形式
GRID ARRAY
峰值回流温度(摄氏度)
NOT SPECIFIED
认证状态
Not Qualified
筛选级别
MIL-STD-883
最大供电电压
5.5 V
最小供电电压
4.5 V
标称供电电压
5 V
表面贴装
NO
技术
CMOS
温度等级
MILITARY
端子面层
Tin/Lead (Sn/Pb)
端子形式
PIN/PEG
端子节距
2.54 mm
端子位置
PERPENDICULAR
处于峰值回流温度下的最长时间
NOT SPECIFIED
宽度
25.4 mm
uPs/uCs/外围集成电路类型
SERIAL IO/COMMUNICATION CONTROLLER, MIL-STD-1553
文档预览
BU-65178/65179*/61588/61688*/61689*
MINIATURE ADVANCED
COMMUNICATION ENGINE
(MINI-ACE®) AND MINI-ACE PLUS*
Make sure the next
Card you purchase
has...
TM
®
FEATURES
5 Volt Only
Fully Integrated MIL-STD-1553 A/B
STANAG 3838 Compliant Terminals
One-Square-Inch Package
Smallest BC/RT/MT In The Industry
Hardware and Software Compatible
with BU-61580 ACE Series
Flexible Processor/Memory Interface
Bootable RT* Option
4K x 16 or 64K x 16* Shared RAM
Automatic BC Retries
Programmable BC Gap Times
DESCRIPTION
The BU-61588 Mini-ACE and BU-61688 Mini-ACE Plus* integrates two
5-volt-only transceivers, protocol, memory management, processor interface
logic, and 4K x 16, or 64K x 16* words of RAM in a choice of pin grid array
(PGA), quad flat pack or gull lead packages. The Mini-ACE is packaged in a
1.0 square inch, low profile, cofired ceramic multi-chip-module (MCM) pack-
age making it the smallest integrated MIL-STD-1553 BC/RT/MT in the indus-
try.
The Mini-ACE provides full compatibility to DDC’s BU-61580 and BU-65170
Advanced Communication Engine (ACE). As such, the Mini-ACE includes all
the hardware and software architectural features of the ACE.
The Mini-ACE contains internal address latches and bidirectional data buffers
to provide a direct interface to a host processor bus. The memory manage-
ment scheme for RT mode provides three data structures for buffering data.
These structures, combined with the Mini-ACE’s extensive interrupt capabil-
ity, serve to ensure data consistency while off-loading the host processor.
The Mini-ACE Plus* can optionally boot-up as a RT with the Busy bit set for
1760 applications. The Mini-ACE BC mode implements several features
aimed at providing an efficient real-time software interface to the host proces-
sor including automatic retries, programmable intermessage gap times, auto-
matic frame repetition, and flexible interrupt generation.
The advanced architectural features of the Mini-ACE, combined with its small
size and high reliability, make it an ideal choice for demanding military and indus-
trial processor-to-1553 applications.
Programmable Illegalization
Simultaneous RT/Monitor Mode
Operates From 10*/12 /16 / 20* MHz
Clock
FOR MORE INFORMATION CONTACT:
Data Device Corporation
105 Wilbur Place
Bohemia, New York 11716
631-567-5600 Fax: 631-567-7358
www.ddc-web.com
Technical Support:
1-800-DDC-5757 ext. 7677 or 7381
7771
All trademarks are the property of their respective owners.
©
1998, 1999 Data Device Corporation
Data Device Corporation
www.ddc-web.com
4K X 16
OR
64K X 16
SHARED
RAM
TX/RX_A
*
CH. A
TRANSCEIVER
A
DATA BUS
DUAL
ENCODER/DECODER,
MULTIPROTOCOL
AND
MEMORY
MANAGEMENT
ADDRESS BUS
ADDRESS
BUFFERS
TX/RX_A
DATA
BUFFERS
D15-D0
PROCESSOR
DATA BUS
TX/RX_B
A15-A0
PROCESSOR
ADDRESS BUS
2
TRANSCEIVER
B
TRANSPARENT/BUFFERED, STRBD, SELECT,
RD/WR, MEM/REG, TRIGGER_SEL/MEMENA-IN,
MSB/LSB/DTGRT
PROCESSOR
AND
MEMORY
INTERFACE
LOGIC
IOEN, READYD
ADDR_LAT/MEMOE, ZERO_WAIT/MEMWR,
8/16-BIT/DTREQ, POLARITY_SEL/DTACK
INT
PROCESSOR
AND
MEMORY
CONTROL
INTERRUPT
REQUEST
RTAD4-RTAD0, RTADP
CLK_IN,
MSTCLR,SSFLAG/EXT_TRG
CH. B
TX/RX_B
RT ADDRESS
RT_AD_LAT
MISCELLANEOUS
BU-65178/65179*/61688*/61689*
V-1/13-0
FIGURE 1. BU-65178/65179*/61588/61688*/61689*
TABLE 1. BU-65178/65179*/61588/61688*/61689* SPECIFICATIONS
PARAMETER
ABSOLUTE MAXIMUM RATING
Supply Voltage
Logic +5 V
Transceiver +5 V (Note 12)
Logic
Voltage Input Range
MIL-STD-1553 Transceiver Signals
Powered Input Range (Note 14)
Unpowered Input Range
RECEIVER
Differential Input Resistance (Notes 1-7)
Differential Input Capacitance (Notes 1-7)
Threshold Voltage, Transformer Coupled, Measured on Stub
Common Mode Voltage (Note 7)
TRANSMITTER
Differential Output Voltage
Direct Coupled Across 35
Ω,
Measured on Bus
Transformer Coupled Across 70
Ω,
Measured on Bus:
• Standard Product = – XX0
• 1760 Amplitude Compliant Product = – XX2
( Note 13 and Ordering Information – Test Criteria)
Output Noise, Differential (Direct Coupled)
Output Offset Voltage, Transformer Coupled Across 70 ohms
Rise/Fall Time
LOGIC
VIH
VIL
IIH (Vcc = 5.5 V, VIN = Vcc)
IIH (Vcc = 5.5 V, VIN = 2.7 V)
SSFLAG/EXT_TRIG
All Other Inputs
IIL (Vcc = 5.5 V, VIN = 0.4 V)
SSFLAG/EXT_TRIG
All Other Inputs
VOH (Vcc = 4.5 V, VIH = 2.7 V, VIL = 0.2 V, IOH = max)
VOL (Vcc = 4.5 V, VIH = 2.7 V, VIL = 0.2 V, IOL = max)
IOL
DB15-DB0
A15-A0
MEMOE/ADDR_LAT
MEMWR/ZEROWAIT
DTREQ/16/8
DTACK/POLARITY_SEL
INT
READYD
IOEN
IOH
DB15-DB0
A15-A0
MEMOE/ADDR_LAT
MEMWR/ZEROWAIT
DTREQ/16/8
DTACK/POLARITY_SEL
INT
READYD
IOEN
CI (Input Capacitance)
CIO (Bi-directional signal input capacitance)
MIN
TYP
MAX
UNITS
-0.3
-0.3
-0.3
-5V_XCVR - 0.3
-1.5
2.5
0.200
6.0
7.0
Vcc+0.3
5V_XCVR + 0.3
+1.5
V
V
V
V
V
kohm
pF
Vp-p
Vpeak
5
0.860
10
6
18
20
-250
100
2.0
-10
-692
-346
-794
-397
2.4
6.4
7
21
22
150
9
27
27
10
250
300
Vp-p
Vp-p
Vp-p
mVp-p, diff
mV
nsec
V
V
µA
µA
µA
µA
µA
V
V
mA
0.8
10
-84
-42
-100
-50
0.4
3.2
mA
-6.4
mA
-3.2
50
50
mA
pF
pF
Data Device Corporation
www.ddc-web.com
3
BU-65178/65179*/61688*/61689*
V-1/13-0
TABLE 1. BU-65178/65179*/61588/61688*/61689* SPECIFICATIONS (CONT.)
PARAMETER
1553 MESSAGE TIMING
Completion of CPU Write (BC Start)- to-Start of Next Message
BC Intermessage Gap (Note 8)
BC/RT/MT Response Timeout (Note 9)
18.5 nominal
22.5 nominal
50.5 nominal
128.0 nominal
T Response Time (Note 11)
Transmitter Watchdog Timeout
POWER SUPPLY REQUIREMENTS
Voltages/Tolerances
BU-65178/61588X3
• +5 V (Logic)
• +5 V (Ch. A, Ch. B)
Current Drain (Total Hybrid)
BU-65178/65179/61588X0
• +5 V (Logic)
BU-65178/65179/61588X3
• +5 V (Logic, Ch. A, Ch. B)
• Idle
• 25% Transmitter Duty Cycle
• 50% Transmitter Duty Cycle
• 100% Transmitter Duty Cycle
BU-61688*/61689X0*
• +5 V (Logic)
BU-61688*/61689X3*
• +5 V (Logic, Ch. A, Ch. B)
• Idle
• 25% Transmitter Duty Cycle
• 50% Transmitter Duty Cycle
• 100% Transmitter Duty Cycle
POWER DISSIPATION
Total Hybrid
BU-65178/65179/61588X0
• +5 V (Logic)
BU-65178/61588/65179X3
• Idle
• 25% Duty Cycle
• 50% Duty Cycle
• 100% Duty Cycle
BU-61688*/61689X0*
• +5 V (Logic)
BU-61688*/61689X3*
• Idle
• 25% Duty Cycle
• 50% Duty Cycle
• 100% Duty Cycle
Hottest Die
BU-65178/61588X3/65179X3*/ BU-61688*/61689X3*
• Idle
• 25% Duty Cycle
• 50% Duty Cycle
• 100% Duty Cycle
MIN
TYP
2.5
9.5
17.5
21.5
49.5
127
4
18.5
22.5
50.5
129.5
668
19.5
23.5
51.5
131
7
MAX
UNITS
µs
µs
µs
µs
µs
µs
µs
µs
4.5
4.75
5.0
5.0
23
116
222
328
540
46
116
217
318
519
5.5
5.25
100
160
265
370
580
200
180
285
390
600
V
V
mA
mA
mA
mA
mA
mA
mA
mA
mA
mA
0.115
0.64
0.93
1.22
1.81
0.230
0.64
0.93
1.22
1.80
0.18
0.42
0.66
1.14
0.5
0.88
1.11
1.33
1.97
1.0
0.99
1.22
1.45
1.90
0.28
0.51
0.75
1.22
W
W
W
W
W
W
W
W
W
W
W
W
W
W
*
Mini-ACE PLUS with 64K Words of RAM. RAM impact to Power Supply is based on Host Processor activity; subtract 140 mA if Host is idle.
Data Device Corporation
www.ddc-web.com
4
BU-65178/65179*/61688*/61689*
V-1/13-0
TABLE 1. BU-65178/65179*/61588/61688*/61689* SPECIFICATIONS (CONT.)
PARAMETER
Frequency
BU-61588/61688*/65178
• Default Mode
• Software Programmable Option
BU-61689*
• Default Mode
• Software Programmable Option
BU-65179*
• Pin Programmable Option
Long Term Tolerance
MIN
TYP
MAX
UNITS
16
12
20
10
10/12/16/20
MHz
MHz
MHz
MHz
MHz
• 1553A Mode
• 1553B Mode
Short Term Tolerance, 1 second
• 1553A Mode
• 1553B Mode
Duty Cycle
• 16 MHz
• 12 MHz
• 10 MHz*
• 20 MHz
THERMAL
Thermal Resistance, Junction-to-Case, Hottest Die (θJC)
BU-65178/61588X3*
Operating Case/Ball Temperature
-1XX, -4XX
-2XX, -5XX
-3XX, -8XX
-EXX
Storage Temperature
Lead Temperature (soldering, 10 sec.)
0.01
0.1
0.001
0.01
33
40
40
40
67
60
60
60
%
%
%
%
%
%
%
%
6.8
-55
-40
0
-40
-65
+125
+85
+70
+100
+150
+300
°C/W
°C
°C
°C
°C
°C
°C
PHYSICAL CHARACTERISTICS
Size
BU-65178/61588 P
BU-65179*/61688*/61689*
BU-65178/61588 F/G
BU-65179*/61688*/61689*
Weight
BU-65178/61588 F/P/G
BU-65179*/61688*/61689*
1.0 X 1.0 X 0.150
(25.4 x 25.4 x 3.81)
1.0 X 1.0 X 0.155
(25.4 x 25.4 x 3.94)
0.3
(9)
in.
(mm)
in.
(mm)
oz
(g)
Data Device Corporation
www.ddc-web.com
5
BU-65178/65179*/61688*/61689*
V-1/13-0
查看更多>
“一个产品,多种可能,LabVIEW迎接你的工程挑战”!答题赢好礼
刚一看到LabVIEW,你是否知道它是干什么的? 他有什么作用?如何使用它?~~~ 点击进入 ...
EEWORLD社区 测试/测量
软硬件协同设计
软硬件协同设计的优势真的很大啊。同时实现fir。 一个使用c语言实现,另一个使用FPGA实现。 结果...
247153481 嵌入式系统
!!!所有工程师们新年快乐!!
!!!所有工程师们新年快乐!! !!!所有工程师们新年快乐!! ...
Ericl stm32/stm8
脉宽调制控制电路芯片TL494中文资料
TL494脉宽调制控制电路芯片(中文) TL494 是一种固定频率脉宽调制电路,它包含了开关电源控制...
fighting 模拟与混合信号
台湾同学的电子专业有关LDO硕士论文
台湾同学的电子专业有关LDO硕士论文 台湾同学的电子专业有关LDO硕士论文 台湾同学的电子专...
qwqwqw2088 模拟与混合信号
DIY 一个口袋蓝牙音箱
用一个小巧的蓝牙音箱主板,加一个小喇叭和电池,就可以可以DIY一个口袋蓝牙音箱。除了支持蓝牙功能外...
dcexpert DIY/开源硬件专区
热门器件
热门资源推荐
器件捷径:
E0 E1 E2 E3 E4 E5 E6 E7 E8 E9 EA EB EC ED EE EF EG EH EI EJ EK EL EM EN EO EP EQ ER ES ET EU EV EW EX EY EZ F0 F1 F2 F3 F4 F5 F6 F7 F8 F9 FA FB FC FD FE FF FG FH FI FJ FK FL FM FN FO FP FQ FR FS FT FU FV FW FX FY FZ G0 G1 G2 G3 G4 G5 G6 G7 G8 G9 GA GB GC GD GE GF GG GH GI GJ GK GL GM GN GO GP GQ GR GS GT GU GV GW GX GZ H0 H1 H2 H3 H4 H5 H6 H7 H8 HA HB HC HD HE HF HG HH HI HJ HK HL HM HN HO HP HQ HR HS HT HU HV HW HX HY HZ I1 I2 I3 I4 I5 I6 I7 IA IB IC ID IE IF IG IH II IK IL IM IN IO IP IQ IR IS IT IU IV IW IX J0 J1 J2 J6 J7 JA JB JC JD JE JF JG JH JJ JK JL JM JN JP JQ JR JS JT JV JW JX JZ K0 K1 K2 K3 K4 K5 K6 K7 K8 K9 KA KB KC KD KE KF KG KH KI KJ KK KL KM KN KO KP KQ KR KS KT KU KV KW KX KY KZ
需要登录后才可以下载。
登录取消