首页 > 器件类别 > 存储 > 存储

CAT28C256GA-12T

128Kx8 EEPROM

器件类别:存储    存储   

厂商名称:Catalyst

厂商官网:http://www.catalyst-semiconductor.com/

器件标准:

下载文档
器件参数
参数名称
属性值
是否Rohs认证
符合
厂商名称
Catalyst
零件包装代码
QFJ
包装说明
QCCJ, LDCC32,.5X.6
针数
32
Reach Compliance Code
unknow
ECCN代码
EAR99
最长访问时间
120 ns
命令用户界面
NO
数据轮询
YES
耐久性
100000 Write/Erase Cycles
JESD-30 代码
R-PQCC-J32
JESD-609代码
e3
长度
13.965 mm
内存密度
262144 bi
内存集成电路类型
EEPROM
内存宽度
8
湿度敏感等级
3
功能数量
1
端子数量
32
字数
32768 words
字数代码
32000
工作模式
ASYNCHRONOUS
最高工作温度
105 °C
最低工作温度
-40 °C
组织
32KX8
封装主体材料
PLASTIC/EPOXY
封装代码
QCCJ
封装等效代码
LDCC32,.5X.6
封装形状
RECTANGULAR
封装形式
CHIP CARRIER
页面大小
64 words
并行/串行
PARALLEL
峰值回流温度(摄氏度)
260
电源
5 V
编程电压
5 V
认证状态
Not Qualified
座面最大高度
3.55 mm
最大待机电流
0.00015 A
最大压摆率
0.03 mA
最大供电电压 (Vsup)
5.5 V
最小供电电压 (Vsup)
4.5 V
标称供电电压 (Vsup)
5 V
表面贴装
YES
技术
CMOS
温度等级
INDUSTRIAL
端子面层
MATTE TIN
端子形式
J BEND
端子节距
1.27 mm
端子位置
QUAD
处于峰值回流温度下的最长时间
40
切换位
YES
宽度
11.425 mm
最长写入周期时间 (tWC)
5 ms
文档预览
CAT28C256
256K-Bit Parallel EEPROM
FEATURES
Fast read access times: 120/150ns
Low power CMOS dissipation:
H
GEN
FR
ALO
EE
LE
A
D
F
R
E
E
TM
Hardware and software write protection
Automatic page write operation:
–Active: 25 mA max
–Standby: 150
µ
A max
Simple write operation:
–1 to 64 bytes in 5ms
–Page load timer
End of write detection:
–On-chip address and data latches
–Self-timed write cycle with auto-clear
Fast write cycle time:
–Toggle bit
–DATA polling
DATA
100,000 program/erase cycles
100 year data retention
Commerical, industrial and automotive
–5ms max
CMOS and TTL compatible I/O
temperature ranges
DESCRIPTION
The CAT28C256 is a fast, low power, 5V-only CMOS
parallel EEPROM organized as 32K x 8-bits. It requires a
simple interface for in-system programming. On-chip
address and data latches, self-timed write cycle with auto-
clear and V
CC
power up/down write protection eliminate
additional timing and protection hardware.
DATA
Polling
and Toggle status bits signal the start and end of the self-
timed write cycle. Additionally, the CAT28C256 features
hardware and software write protection.
The CAT28C256 is manufactured using Catalyst’s ad-
vanced CMOS floating gate technology. It is designed to
endure 100,000 program/erase cycles and has a data
retention of 100 years. The device is available in JEDEC
approved 28-pin DIP, 28-pin TSOP or 32-pin PLCC
packages.
BLOCK DIAGRAM
A6–A14
ADDR. BUFFER
& LATCHES
INADVERTENT
WRITE
PROTECTION
ROW
DECODER
32,768 x 8
EEPROM
ARRAY
64 BYTE PAGE
REGISTER
VCC
HIGH VOLTAGE
GENERATOR
CE
OE
WE
CONTROL
LOGIC
I/O BUFFERS
TIMER
DATA POLLING
AND
TOGGLE BIT
COLUMN
DECODER
I/O0–I/O7
A0–A5
ADDR. BUFFER
& LATCHES
© 2004 by Catalyst Semiconductor, Inc.
Characteristics subject to change without notice
1
Doc. No. 1004, Rev. D
CAT28C256
PIN CONFIGURATION
DIP Package (P, L)
A14
A12
A7
A6
A5
A4
A3
A2
A1
A0
I/O0
I/O1
I/O2
VSS
1
2
3
4
5
6
7
8
9
10
11
12
13
14
28
27
26
25
24
23
22
21
20
19
18
17
16
15
VCC
WE
A13
A8
A9
A11
OE
A10
CE
I/O7
I/O6
I/O5
I/O4
I/O3
A6
A5
A4
A3
A2
A1
A0
NC
I/O0
5
6
7
8
9
10
PLCC Package (N, G)
NC
VCC
A7
A12
A14
WE
A13
4 3 2 1 32 31 30
29
28
27
26
25
24
A8
A9
A11
NC
OE
A10
CE
I/O7
I/O6
TOP VIEW
11
23
12
22
13
21
14 15 16 17 18 19 20
I/O1
I/O2
VSS
NC
I/O3
I/O4
I/O5
TSOP Package (8mm X 13.4mm) (T13, H13)
OE
A11
A9
A8
A13
WE
VCC
A14
A12
A7
A6
A5
A4
A3
1
2
3
4
5
6
7
8
9
10
11
12
13
14
28
27
26
25
24
23
22
21
20
19
18
17
16
15
A10
CE
I/O7
I/O6
I/O5
I/O4
I/O3
GND
I/O2
I/O1
I/O0
A0
A1
A2
PIN FUNCTIONS
Pin Name
A
0
–A
14
I/O
0
–I/O
7
CE
OE
Function
Address Inputs
Data Inputs/Outputs
Chip Enable
Output Enable
Pin Name
WE
V
CC
V
SS
NC
Function
Write Enable
5V Supply
Ground
No Connect
Doc. No. 1004, Rev. D
2
CAT28C256
ABSOLUTE MAXIMUM RATINGS*
Temperature Under Bias ................. –55°C to +125°C
Storage Temperature ....................... –65°C to +150°C
Voltage on Any Pin with
Respect to Ground
(2)
........... –2.0V to +V
CC
+ 2.0V
V
CC
with Respect to Ground ............... –2.0V to +7.0V
Package Power Dissipation
Capability (Ta = 25°C) ................................... 1.0W
Lead Soldering Temperature (10 secs) ............ 300°C
Output Short Circuit Current
(3)
........................ 100 mA
RELIABILITY CHARACTERISTICS
Symbol
N
END(1)
T
DR(1)
V
ZAP(1)
I
LTH(1)(4)
Parameter
Endurance
Data Retention
ESD Susceptibility
Latch-Up
Min.
100,000
100
2000
100
Max.
*COMMENT
Stresses above those listed under “Absolute Maximum
Ratings” may cause permanent damage to the device.
These are stress ratings only, and functional operation
of the device at these or any other conditions outside of
those listed in the operational sections of this specifica-
tion is not implied. Exposure to any absolute maximum
rating for extended periods may affect device perfor-
mance and reliability.
Units
Cycles/Byte
Years
Volts
mA
Test Method
MIL-STD-883, Test Method 1033
MIL-STD-883, Test Method 1008
MIL-STD-883, Test Method 3015
JEDEC Standard 17
D.C. OPERATING CHARACTERISTICS
V
CC
= 5V
±10%,
unless otherwise specified.
Limits
Symbol
I
CC
I
CCC(5)
I
SB
I
SBC(6)
I
LI
I
LO
V
IH(6)
V
IL(5)
V
OH
V
OL
V
WI
Parameter
V
CC
Current (Operating, TTL)
V
CC
Current (Operating, CMOS)
V
CC
Current (Standby, TTL)
V
CC
Current (Standby, CMOS)
Input Leakage Current
Output Leakage Current
High Level Input Voltage
Low Level Input Voltage
High Level Output Voltage
Low Level Output Voltage
Write Inhibit Voltage
3.5
–10
–10
2
–0.3
2.4
0.4
Min.
Typ.
Max.
30
25
1
150
10
10
V
CC
+0.3
0.8
Units
mA
mA
mA
µA
µA
µA
V
V
V
V
V
I
OH
= –400µA
I
OL
= 2.1mA
Test Conditions
CE = OE = V
IL
, f=8MH
z
All I/O’s Open
CE = OE = V
ILC
, f=8MH
z
All I/O’s Open
CE = V
IH
, All I/O’s Open
CE = V
IHC
,
All I/O’s Open
V
IN
= GND to V
CC
V
OUT
= GND to V
CC
,
CE = V
IH
Note:
(1) This parameter is tested initially and after a design or process change that affects the parameter.
(2) The minimum DC input voltage is –0.5V. During transitions, inputs may undershoot to –2.0V for periods of less than 20 ns. Maximum DC
voltage on output pins is V
CC
+0.5V, which may overshoot to V
CC
+2.0V for periods of less than 20 ns.
(3) Output shorted for no more than one second. No more than one output shorted at a time.
(4) Latch-up protection is provided for stresses up to 100mA on address and data pins from –1V to V
CC
+1V.
(5) V
ILC
= –0.3V to +0.3V.
(6) V
IHC
= V
CC
–0.3V to V
CC
+0.3V.
3
Doc. No. 1004, Rev. D
CAT28C256
MODE SELECTION
Mode
Read
Byte Write (WE Controlled)
Byte Write (CE Controlled)
Standby, and Write Inhibit
Read and Write Inhibit
H
X
CE
L
L
L
X
H
WE
H
OE
L
H
H
X
H
I/O
D
OUT
D
IN
D
IN
High-Z
High-Z
Power
ACTIVE
ACTIVE
ACTIVE
STANDBY
ACTIVE
CAPACITANCE
T
A
= 25°C, f = 1.0 MHz, V
CC
= 5V
Symbol
C
I/O(1)
C
IN(1)
Test
Input/Output Capacitance
Input Capacitance
Max.
10
6
Units
pF
pF
Conditions
V
I/O
= 0V
V
IN
= 0V
A.C. CHARACTERISTICS, Read Cycle
V
CC
=5V + 10%, Unless otherwise specified
28C256-12
Min. Max.
120
120
120
50
0
0
50
50
0
0
0
0
50
50
28C256-15
Min. Max.
150
150
150
70
Symbol
t
RC
t
CE
t
AA
t
OE
t
LZ(1)
t
OLZ(1)
t
HZ(1)(2)
t
OHZ(1)(2)
t
OH(1)
Parameter
Read Cycle Time
CE
Access Time
Address Access Time
OE
Access Time
CE
Low to Active Output
OE
Low to Active Output
CE
High to High-Z Output
OE
High to High-Z Output
Output Hold from Address Change
Units
ns
ns
ns
ns
ns
ns
ns
ns
ns
Note:
(1) This parameter is tested initially and after a design or process change that affects the parameter.
(2) Output floating (High-Z) is defined as the state when the external data line is no longer driven by the output buffer.
Doc. No. 1004, Rev. D
4
CAT28C256
A.C. CHARACTERISTICS, Write Cycle
V
CC
=5V+10%, unless otherwise specified
28C256-12
Min. Max.
5
0
50
0
0
100
0
0
100
50
10
5
0.1
10
100
0
50
0
0
100
0
0
100
50
10
5
0.1
10
100
28C256-15
Min. Max.
5
Symbol
t
WC
t
AS
t
AH
t
CS
t
CH
t
CW(3)
t
OES
t
OEH
t
WP(3)
t
DS
t
DH
t
INIT(1)
Parameter
Write Cycle Time
Address Setup Time
Address Hold Time
CE
Setup Time
CE
Hold Time
CE
Pulse Time
OE
Setup Time
OE
Hold Time
WE
Pulse Width
Data Setup Time
Data Hold Time
Write Inhibit Period After Power-up
Units
ms
ns
ns
ns
ns
ns
ns
ns
ns
ns
ns
ms
µs
t
BLC(1)(4)
Byte Load Cycle Time
Figure 1. A.C. Testing Input/Output Waveform(2)
VCC - 0.3V
INPUT PULSE LEVELS
0.0 V
0.8 V
2.0 V
REFERENCE POINTS
Figure 2. A.C. Testing Load Circuit (example)
1.3V
1N914
3.3K
DEVICE
UNDER
TEST
OUT
CL = 100 pF
CL INCLUDES JIG CAPACITANCE
Note:
(1) This parameter is tested initially and after a design or process change that affects the parameter.
(2) Input rise and fall times (10% and 90%) < 10 ns.
(3) A write pulse of less than 20ns duration will not initiate a write cycle.
(4) A timer of duration t
BLC
max. begins with every LOW to HIGH transition of WE. If allowed to time out, a page or byte write will begin;
however a transition from HIGH to LOW within t
BLC
max. stops the timer.
5
Doc. No. 1004, Rev. D
查看更多>
C6678:malloc函数如何做字节对齐
矩阵的大小是函数形参,想要申请动态缓存作为动态数组,但是之后的很多向量运算都必须字节对齐才能够计算...
alan000345 微控制器 MCU
GND 不是 GND 时,单端电路会变成差分电路
转自:deyisupport 在绘制原理图时,人们对系统接地回路(或 GND)符号总是有...
maylove 模拟与混合信号
EK_LM3S811问题集锦(Q&A)
看到论坛里很多关于LM3S811的资料零散在各处,于是做一个粗略的整理,期待能够对坛子里的朋友有...
EEWORLD社区 微控制器 MCU
Sipeed 高云GW2A SVPWM发波测试
哈喽,大家好~ 这里分享一下将之前的计算出来的SVPWM通过IO发送出来。 先用锯齿载波测试一...
WSir14138 国产芯片交流
270-ARM9学习资料
PXA270 硬件电路 270-ARM9学习资料 贵站 速度很好,资源也不错,谢谢提供这个平台! R...
破茧佼龙 单片机
POP28335软件实验讲解
POP28335软件实验讲解 作为一名DIY电子爱好考者,好的书籍资料无疑...
Jacktang 微控制器 MCU
热门器件
热门资源推荐
器件捷径:
S0 S1 S2 S3 S4 S5 S6 S7 S8 S9 SA SB SC SD SE SF SG SH SI SJ SK SL SM SN SO SP SQ SR SS ST SU SV SW SX SY SZ T0 T1 T2 T3 T4 T5 T6 T7 T8 T9 TA TB TC TD TE TF TG TH TI TJ TK TL TM TN TO TP TQ TR TS TT TU TV TW TX TY TZ U0 U1 U2 U3 U4 U6 U7 U8 UA UB UC UD UE UF UG UH UI UJ UK UL UM UN UP UQ UR US UT UU UV UW UX UZ V0 V1 V2 V3 V4 V5 V6 V7 V8 V9 VA VB VC VD VE VF VG VH VI VJ VK VL VM VN VO VP VQ VR VS VT VU VV VW VX VY VZ W0 W1 W2 W3 W4 W5 W6 W7 W8 W9 WA WB WC WD WE WF WG WH WI WJ WK WL WM WN WO WP WR WS WT WU WV WW WY X0 X1 X2 X3 X4 X5 X7 X8 X9 XA XB XC XD XE XF XG XH XK XL XM XN XO XP XQ XR XS XT XU XV XW XX XY XZ Y0 Y1 Y2 Y4 Y5 Y6 Y9 YA YB YC YD YE YF YG YH YK YL YM YN YP YQ YR YS YT YX Z0 Z1 Z2 Z3 Z4 Z5 Z6 Z8 ZA ZB ZC ZD ZE ZF ZG ZH ZJ ZL ZM ZN ZP ZR ZS ZT ZU ZV ZW ZX ZY
需要登录后才可以下载。
登录取消