首页 > 器件类别 > 存储 > 存储

CAT93C56VE-1.8TE13

IC 128 X 16 MICROWIRE BUS SERIAL EEPROM, PDSO8, LEAD AND HALOGEN FREE, SOIC-8, Programmable ROM

器件类别:存储    存储   

厂商名称:ON Semiconductor(安森美)

厂商官网:http://www.onsemi.cn

器件标准:  

下载文档
器件参数
参数名称
属性值
是否无铅
不含铅
是否Rohs认证
符合
厂商名称
ON Semiconductor(安森美)
零件包装代码
SOIC
包装说明
SOP,
针数
8
Reach Compliance Code
compliant
ECCN代码
EAR99
其他特性
1000000 PROGRAM/ERASE CYCLES; 100 YEAR DATA RETENTION
备用内存宽度
8
最大时钟频率 (fCLK)
0.25 MHz
数据保留时间-最小值
100
JESD-30 代码
R-PDSO-G8
JESD-609代码
e3
长度
4.9 mm
内存密度
2048 bit
内存集成电路类型
EEPROM
内存宽度
16
功能数量
1
端子数量
8
字数
128 words
字数代码
128
工作模式
SYNCHRONOUS
最高工作温度
125 °C
最低工作温度
-40 °C
组织
128X16
封装主体材料
PLASTIC/EPOXY
封装代码
SOP
封装形状
RECTANGULAR
封装形式
SMALL OUTLINE
并行/串行
SERIAL
峰值回流温度(摄氏度)
260
认证状态
Not Qualified
座面最大高度
1.75 mm
串行总线类型
MICROWIRE
最大供电电压 (Vsup)
6 V
最小供电电压 (Vsup)
1.8 V
标称供电电压 (Vsup)
5 V
表面贴装
YES
技术
CMOS
温度等级
AUTOMOTIVE
端子面层
Matte Tin (Sn)
端子形式
GULL WING
端子节距
1.27 mm
端子位置
DUAL
处于峰值回流温度下的最长时间
40
宽度
3.9 mm
文档预览
CAT93C56, CAT93C57
2-Kb Microwire Serial
CMOS EEPROM
Description
The CAT93C56/57 is a 2−kb CMOS Serial EEPROM device which
is organized as either 128 registers of 16 bits (ORG pin at V
CC
) or 256
registers of 8 bits (ORG pin at GND). Each register can be written (or
read) serially by using the DI (or DO) pin. The CAT93C56/57 features
sequential read and self−timed internal write with auto−clear. On−chip
Power−On Reset circuitry protects the internal logic against powering
up in the wrong state.
Features
http://onsemi.com
SOIC−8
V or W SUFFIX
CASE 751BD
SOIC−8 EIAJ
X SUFFIX
CASE 751BE
TDFN−8
VP2 SUFFIX
CASE 511AK
High Speed Operation: 2 MHz
1.8 V to 5.5 V Supply Voltage Range
Selectable x8 or x16 Memory Organization
Sequential Read
Software Write Protection
Power−up Inadvertant Write Protection
Low Power CMOS Technology
1,000,000 Program/Erase Cycles
100 Year Data Retention
Industrial and Extended Temperature Ranges
8−pin PDIP, SOIC, TSSOP and 8−pad TDFN Packages
These Devices are Pb−Free, Halogen Free/BFR Free and are RoHS
Compliant
V
CC
PDIP−8
L SUFFIX
CASE 646AA
TDFN−8
ZD4 SUFFIX
CASE 511AL
TSSOP−8
Y SUFFIX
CASE 948AL
PIN CONFIGURATIONS
CS
SK
DI
DO
1
V
CC
NC
ORG
GND
PDIP (L), SOIC (V, X),
TSSOP (Y), TDFN (VP2, ZD4*)
NC
V
CC
CS
SK
1
ORG
GND
DO
DI
* TDFN 3x3 mm (ZD4) and
SOIC (W) rotated pin−out
packages are available for
CAT93C57 and CAT93C56,
Rev. E only (not recommen-
ded for new designs of
CAT93C56)
ORG
CS
SK
DI
CAT93C56
CAT93C57
DO
SOIC (W*)
(Top Views)
PIN FUNCTION
Pin Name
Function
Chip Select
Clock Input
Serial Data Input
Serial Data Output
Power Supply
Ground
Memory Organization
No Connection
CS
SK
DI
DO
V
CC
GND
ORG
NC
GND
Figure 1. Functional Symbol
NOTE: When the ORG pin is connected to V
CC
, the x16 organization is selected.
When it is connected to ground, the x8 pin is selected. If the ORG pin is left
unconnected, then an internal pullup device will select the x16 organization.
ORDERING INFORMATION
See detailed ordering and shipping information in the package
dimensions section on page 16 of this data sheet.
©
Semiconductor Components Industries, LLC, 2009
August, 2009
Rev. 18
1
Publication Order Number:
CAT93C56/D
CAT93C56, CAT93C57
Table 1. ABSOLUTE MAXIMUM RATINGS
Parameters
Storage Temperature
Voltage on Any Pin with Respect to Ground (Note 1)
Ratings
−65
to +150
−0.5
to +6.5
Units
°C
V
Stresses exceeding Maximum Ratings may damage the device. Maximum Ratings are stress ratings only. Functional operation above the
Recommended Operating Conditions is not implied. Extended exposure to stresses above the Recommended Operating Conditions may affect
device reliability.
1. The DC input voltage on any pin should not be lower than
−0.5
V or higher than V
CC
+ 0.5 V. During transitions, the voltage on any pin may
undershoot to no less than
−1.5
V or overshoot to no more than V
CC
+ 1.5 V, for periods of less than 20 ns.
Table 2. RELIABILITY CHARACTERISTICS
(Note 2)
Symbol
N
END
(Note 3)
T
DR
Endurance
Data Retention
Parameter
Min
1,000,000
100
Units
Program / Erase Cycles
Years
2. These parameters are tested initially and after a design or process change that affects the parameter according to appropriate AEC−Q100
and JEDEC test methods.
3. Block Mode, V
CC
= 5 V, 25°C
Table 3. D.C. OPERATING CHARACTERISTICS, CAT93C56, Die Rev. G – New Product
(V
CC
= +1.8 V to +5.5 V, T
A
=−40°C to +125°C unless otherwise specified.)
Symbol
I
CC1
I
CC2
I
SB1
Parameter
Power Supply
Current (Write)
Power Supply
Current (Read)
Power Supply
Current (Standby)
(x8 Mode)
Power Supply
Current (Standby)
(x16 Mode)
Input Leakage
Current
Output Leakage
Current
Input Low Voltage
Input High Voltage
Input Low Voltage
Input High Voltage
Output Low Voltage
Output High Voltage
Output Low Voltage
Output High Voltage
Test Conditions
f
SK
= 1 MHz, V
CC
= 5.0 V
f
SK
= 1 MHz, V
CC
= 5.0 V
V
IN
= GND or V
CC
,
CS = GND ORG = GND
V
IN
= GND or V
CC
, CS =
GND ORG = Float or V
CC
V
IN
= GND to V
CC
V
OUT
= GND to V
CC
,
CS = GND
4.5 V
v
V
CC
< 5.5 V
4.5 V
v
V
CC
< 5.5 V
1.8 V
v
V
CC
< 4.5 V
1.8 V
v
V
CC
< 4.5 V
4.5 V
v
V
CC
< 5.5 V,
I
OL
= 2.1 mA
4.5 V
v
V
CC
< 5.5 V,
I
OH
=
−400
mA
1.8 V
v
V
CC
< 4.5 V,
I
OL
= 1 mA
1.8 V
v
V
CC
< 4.5 V,
I
OH
=
−100
mA
V
CC
0.2
2.4
0.2
T
A
=
−40°C
to +85°C
T
A
=
−40°C
to +125°C
T
A
=
−40°C
to +85°C
T
A
=
−40°C
to +125°C
T
A
=
−40°C
to +85°C
T
A
=
−40°C
to +125°C
T
A
=
−40°C
to +85°C
T
A
=
−40°C
to +125°C
−0.1
2
0
V
CC
x 0.7
Min
Max
1
500
2
4
1
2
1
2
1
2
0.8
V
CC
+ 1
V
CC
x 0.2
V
CC
+ 1
0.4
V
V
V
V
V
V
V
V
mA
mA
mA
Units
mA
mA
mA
I
SB2
I
LI
I
LO
V
IL1
V
IH1
V
IL2
V
IH2
V
OL1
V
OH1
V
OL2
V
OH2
http://onsemi.com
2
CAT93C56, CAT93C57
Table 4. D.C. OPERATING CHARACTERISTICS, CAT93C56/57, Die Rev. E – Mature Product (CAT93C56, Rev. E –
NOT RECOMMENDED FOR NEW DESIGNS)
(V
CC
= +1.8 V to +5.5 V, T
A
=−40°C to +125°C unless otherwise specified.)
Symbol
I
CC1
I
CC2
I
SB1
I
SB2
I
LI
I
LO
V
IL1
V
IH1
V
IL2
V
IH2
V
OL1
V
OH1
V
OL2
V
OH2
Parameter
Power Supply Current (Write)
Power Supply Current (Read)
Power Supply Current (Standby)
(x8 Mode)
Power Supply Current (Standby)
(x16 Mode)
Input Leakage Current
Output Leakage Current
Input Low Voltage
Input High Voltage
Input Low Voltage
Input High Voltage
Output Low Voltage
Output High Voltage
Output Low Voltage
Output High Voltage
Test Conditions
f
SK
= 1 MHz, V
CC
= 5.0 V
f
SK
= 1 MHz, V
CC
= 5.0 V
V
IN
= GND or V
CC
, CS = GND
ORG = GND
V
IN
= GND or V
CC
, CS = GND
ORG = Float or V
CC
V
IN
= GND to V
CC
V
OUT
= GND to V
CC
, CS = GND
4.5 V
v
V
CC
< 5.5 V
4.5 V
v
V
CC
< 5.5 V
1.8 V
v
V
CC
< 4.5 V
1.8 V
v
V
CC
< 4.5 V
4.5 V
v
V
CC
< 5.5 V, I
OL
= 2.1 mA
4.5 V
v
V
CC
< 5.5 V, I
OH
=
−400
mA
1.8 V
v
V
CC
< 4.5 V, I
OL
= 1 mA
1.8 V
v
V
CC
< 4.5 V, I
OH
=
−100
mA
V
CC
0.2
2.4
0.2
−0.1
2
0
V
CC
x 0.7
Min
Max
3
500
10
10
1
1
0.8
V
CC
+ 1
V
CC
x 0.2
V
CC
+ 1
0.4
Units
mA
mA
mA
mA
mA
mA
V
V
V
V
V
V
V
V
Table 5. PIN CAPACITANCE
(T
A
= 25°C, f = 1 MHz, V
CC
= 5 V)
Symbol
C
OUT
(Note 4)
C
IN
(Note 4)
Test
Output Capacitance (DO)
Input Capacitance (CS, SK, DI, ORG)
Conditions
V
OUT
= 0 V
V
IN
= 0 V
Min
Typ
Max
5
5
Units
pF
pF
4. These parameters are tested initially and after a design or process change that affects the parameter according to appropriate AEC−Q100
and JEDEC test methods.
http://onsemi.com
3
CAT93C56, CAT93C57
Table 6. A.C. CHARACTERISTICS
(Note 5)
, CAT93C56, Die Rev. G – New Product
(V
CC
= +1.8V to +5.5V, T
A
=
−40°C
to +125°C, unless otherwise specified.)
Limits
Symbol
t
CSS
t
CSH
t
DIS
t
DIH
t
PD1
t
PD0
t
HZ
(Note 6)
t
EW
t
CSMIN
t
SKHI
t
SKLOW
t
SV
SK
MAX
CS Setup Time
CS Hold Time
DI Setup Time
DI Hold Time
Output Delay to 1
Output Delay to 0
Output Delay to High−Z
Program/Erase Pulse Width
Minimum CS Low Time
Minimum SK High Time
Minimum SK Low Time
Output Delay to Status Valid
Maximum Clock Frequency
DC
0.25
0.25
0.25
0.25
2000
Parameter
Min
50
0
100
100
0.25
0.25
100
5
Max
Units
ns
ns
ns
ns
ms
ms
ns
ms
ms
ms
ms
ms
kHz
Table 7. A.C. CHARACTERISTICS
(Note 5)
, CAT93C56/57, Die Rev. E – Mature Product
(CAT93C56 Rev. E
NOT RECOMMENDED FOR NEW DESIGNS)
Limits
V
CC
= 1.8 V
5.5 V
Symbol
t
CSS
t
CSH
t
DIS
t
DIH
t
PD1
t
PD0
t
HZ
(Note 6)
t
EW
t
CSMIN
t
SKHI
t
SKLOW
t
SV
SK
MAX
Parameter
CS Setup Time
CS Hold Time
DI Setup Time
DI Hold Time
Output Delay to 1
Output Delay to 0
Output Delay to High−Z
Program/Erase Pulse Width
Minimum CS Low Time
Minimum SK High Time
Minimum SK Low Time
Output Delay to Status Valid
Maximum Clock Frequency
DC
1
1
1
1
250
DC
Min
200
0
400
400
1
1
400
10
0.5
0.5
0.5
0.5
500
DC
Max
V
CC
= 2.5 V
5.5 V
Min
100
0
200
200
0.5
0.5
200
10
0.25
0.25
0.25
0.25
1000
Max
V
CC
= 4.5 V
5.5 V
Min
50
0
100
100
0.25
0.25
100
10
Max
Units
ns
ns
ns
ns
ms
ms
ns
ms
ms
ms
ms
ms
kHz
Table 8. POWER−UP TIMING
(Notes 6 and 7)
Symbol
t
PUR
t
PUW
Power−up to Read Operation
Power−up to Write Operation
Parameter
Max
1
1
Units
ms
ms
5. Test conditions according to “A.C. Test Conditions” table.
6. These parameters are tested initially and after a design or process change that affects the parameter according to appropriate
AEC−Q100 and JEDEC test methods.
7. t
PUR
and t
PUW
are the delays required from the time V
CC
is stable until the specified operation can be initiated.
http://onsemi.com
4
CAT93C56, CAT93C57
Table 9. A.C. TEST CONDITIONS
Input Rise and Fall Times
Input Pulse Voltages
Timing Reference Voltages
Input Pulse Voltages
Timing Reference Voltages
Output Load
50 ns
0.4 V to 2.4 V
0.8 V, 2.0 V
0.2 V
CC
to 0.7 V
CC
0.5 V
CC
4.5 V
v
V
CC
v
5.5 V
4.5 V
v
V
CC
v
5.5 V
1.8 V
v
V
CC
v
4.5 V
1.8 V
v
V
CC
v
4.5 V
Current Source I
OLmax
/I
OHmax
; CL=100 pF
Device Operation
The CAT93C56/57 is a 2048−bit nonvolatile memory
intended for use with industry standard microprocessors.
The CAT93C56/57 can be organized as either registers of 16
bits or 8 bits. When organized as X16, seven 10−bit
instructions for 93C57 or seven 11−bit instructions for
93C56 control the reading, writing and erase operations of
the device. When organized as X8, seven 11−bit instructions
for 93C57 or seven 12−bit instructions for 93C56 control the
reading, writing and erase operations of the device. The
CAT93C56/57 operates on a single power supply and will
generate on chip, the high voltage required during any write
operation.
Instructions, addresses, and write data are clocked into the
DI pin on the rising edge of the clock (SK). The DO pin is
normally in a high impedance state except when reading data
from the device, or when checking the ready/busy status
after a write operation. The serial communication protocol
follows the timing shown in Figure 2.
The ready/busy status can be determined after the start of
internal write cycle by selecting the device (CS high) and
polling the DO pin; DO low indicates that the write
operation is not completed, while DO high indicates that the
device is ready for the next instruction. If necessary, the DO
pin may be placed back into a high impedance state during
chip select by shifting a dummy “1” into the DI pin. The DO
pin will enter the high impedance state on the rising edge of
the clock (SK). Placing the DO pin into the high impedance
state is recommended in applications where the DI pin and
the DO pin are to be tied together to form a common DI/O
pin.
t
SKHI
SK
t
DIS
DI
t
CSS
CS
VALID
t
SKLOW
t
CSH
t
DIH
VALID
t
DIS
DO
t
PD0
, t
PD1
DATA VALID
t
CSMN
Figure 2. Synchronous Data Timing
http://onsemi.com
5
查看更多>
这个电路图中的电容代表什么类型的电容
请问像图中这个10uF的电容代表什么电容啊 这个电路图中的电容代表什么类型的电容 这是电解电容。 ...
xzyxtt 模拟电子
12导联ECG参考设计
12导联ECG参考设计 12导联ECG参考设计 {:1_101:} ...
雨中 ADI参考电路
【微雪 RP2040双核开发板】 二 PWM脉宽调制
一、 硬件电路 1.从芯片内部结构框图分析,从理论上讲PWM可以使用的引脚相...
小火苗 移动便携
STM32库中GPIO_Speed的作用是什么
在STM32的库中,每组 I/O 端口都有一个配置结构体GPIO_InitTypeDef,敢问其中的...
WKfirst stm32/stm8
谁能告诉我动态调试驱动的一般方法
现在我建立一个动态WCE Dymanic-Link Library 驱动文件,想生成一个DLL驱动文...
yangliu 嵌入式系统
初学arm的困惑,忘高手帮忙
大家好,我是一个新手,我现在在用一个mini2440的学习板在学习,我的电脑是笔记本,没有那种窜口,...
5_0_5 ARM技术
热门器件
热门资源推荐
器件捷径:
S0 S1 S2 S3 S4 S5 S6 S7 S8 S9 SA SB SC SD SE SF SG SH SI SJ SK SL SM SN SO SP SQ SR SS ST SU SV SW SX SY SZ T0 T1 T2 T3 T4 T5 T6 T7 T8 T9 TA TB TC TD TE TF TG TH TI TJ TK TL TM TN TO TP TQ TR TS TT TU TV TW TX TY TZ U0 U1 U2 U3 U4 U6 U7 U8 UA UB UC UD UE UF UG UH UI UJ UK UL UM UN UP UQ UR US UT UU UV UW UX UZ V0 V1 V2 V3 V4 V5 V6 V7 V8 V9 VA VB VC VD VE VF VG VH VI VJ VK VL VM VN VO VP VQ VR VS VT VU VV VW VX VY VZ W0 W1 W2 W3 W4 W5 W6 W7 W8 W9 WA WB WC WD WE WF WG WH WI WJ WK WL WM WN WO WP WR WS WT WU WV WW WY X0 X1 X2 X3 X4 X5 X7 X8 X9 XA XB XC XD XE XF XG XH XK XL XM XN XO XP XQ XR XS XT XU XV XW XX XY XZ Y0 Y1 Y2 Y4 Y5 Y6 Y9 YA YB YC YD YE YF YG YH YK YL YM YN YP YQ YR YS YT YX Z0 Z1 Z2 Z3 Z4 Z5 Z6 Z8 ZA ZB ZC ZD ZE ZF ZG ZH ZJ ZL ZM ZN ZP ZR ZS ZT ZU ZV ZW ZX ZY
需要登录后才可以下载。
登录取消