首页 > 器件类别 > 存储 > 存储

CAT93HC46PA-1.8REV-H

64X16 MICROWIRE BUS SERIAL EEPROM, PDIP8, PLASTIC, DIP-8

器件类别:存储    存储   

厂商名称:Catalyst

厂商官网:http://www.catalyst-semiconductor.com/

下载文档
器件参数
参数名称
属性值
是否Rohs认证
不符合
零件包装代码
DIP
包装说明
DIP,
针数
8
Reach Compliance Code
unknown
备用内存宽度
8
最大时钟频率 (fCLK)
1 MHz
JESD-30 代码
R-PDIP-T8
JESD-609代码
e0
长度
9.59 mm
内存密度
1024 bit
内存集成电路类型
EEPROM
内存宽度
16
功能数量
1
端子数量
8
字数
64 words
字数代码
64
工作模式
SYNCHRONOUS
最高工作温度
105 °C
最低工作温度
-40 °C
组织
64X16
封装主体材料
PLASTIC/EPOXY
封装代码
DIP
封装形状
RECTANGULAR
封装形式
IN-LINE
并行/串行
SERIAL
峰值回流温度(摄氏度)
240
认证状态
Not Qualified
座面最大高度
4.57 mm
串行总线类型
MICROWIRE
最大供电电压 (Vsup)
5.5 V
最小供电电压 (Vsup)
1.8 V
标称供电电压 (Vsup)
5 V
表面贴装
NO
技术
CMOS
温度等级
INDUSTRIAL
端子面层
TIN LEAD
端子形式
THROUGH-HOLE
端子节距
2.54 mm
端子位置
DUAL
处于峰值回流温度下的最长时间
30
宽度
7.62 mm
Base Number Matches
1
文档预览
CAT93HC46
1-kb High Speed Microwire Serial EEPROM
FEATURES
s
High speed operation: 4 MHz @ 5.0 V
s
1.8 to 5.5 volt operation
s
Selectable x8 or x16 word organization
s
Sequential Read
s
Software write protection
s
Power-up inadvertent write protection
s
Low power CMOS technology
s
1,000,000 program/erase cycles
s
100 year data retention
H
GEN
FR
ALO
EE
LE
A
D
F
R
E
E
TM
s
Industrial and extended temperature ranges
s
8-Lead PDIP, SOIC, MSOP and TSSOP
packages
DESCRIPTION
The CAT93HC46 is a 1-kb Serial EEPROM memory
device which is configured as registers of either 16 bits
(ORG pin at V
CC
) or 8 bits (ORG pin at GND). Each
register can be written (or read) serially by using the DI
(or DO) pin. The CAT93HC46 is manufactured using
Catalyst’s advanced CMOS EEPROM floating gate
technology. The device is designed to endure 1,000,000
program/erase cycles and has a data retention of 100
years. The CAT93HC46 is available in 8-pin DIP, SOIC,
MSOP or TSSOP packages.
PIN CONFIGURATION
DIP Package (P, L)
CS
SK
DI
DO
1
2
3
4
8
7
6
5
VCC
NC
ORG
GND
FUNCTIONAL SYMBOL
VCC
SOIC Package (J, W)
NC
VCC
CS
SK
1
2
3
4
8
7
6
5
ORG
GND
DO
DI
ORG
DI
CAT93HC46
SK
DO
SOIC Package (S, V) MSOP Package (R, Z)
CS
SK
DI
DO
1
2
3
4
8
7
6
5
VCC
NC
ORG
GND
CS
SK
DI
DO
1
2
3
4
8
7
6
5
VCC
NC
ORG
GND
CS
VSS
PIN FUNCTIONS
TSSOP Package (U, Y)
CS
SK
DI
DO
1
2
3
4
8
7
6
5
VCC
NC
ORG
GND
Pin Name
CS
SK
DI
DO
V
CC
Function
Chip Select
Clock Input
Serial Data Input
Serial Data Output
1.8 to 5.5 V Power Supply
Ground
Memory Organization
No Connection
Note: When the ORG pin is connected to VCC, the X16
organization is selected. When it is connected to ground,
the X8 pin is selected. If the ORG pin is left unconnected,
then an internal pullup device will select the X16
organization.
GND
ORG
NC
© 2005 by Catalyst Semiconductor, Inc.
Characteristics subject to change without notice
1
Doc. No. 1008,Rev. H
CAT93HC46
ABSOLUTE MAXIMUM RATINGS*
Temperature Under Bias .................. -55°C to +125°C
Storage Temperature ........................ -65°C to +150°C
Pin with Respect to Ground
(1)
.... -2.0 V to V
CC
+ 2.0 V
V
CC
with Respect to Ground ................ -2.0 V to 7.0 V
Lead Soldering Temperature (10 secs) ............ 300°C
Output Short Circuit Current
(2)
........................ 100 mA
RELIABILITY CHARACTERISTICS
Symbol
N
END(3)
T
DR(3)
V
ZAP(3)
I
LTH(3)(4)
Parameter
Endurance
Data Retention
ESD Susceptibility
Latch-Up
Reference Test Method
MIL-STD-883, Test Method 1033
MIL-STD-883, Test Method 1008
MIL-STD-883, Test Method 3015
JEDEC Standard 17
Min
1,000,000
100
2000
100
Typ
Max
Units
Cycles/Byte
Years
Volts
mA
*COMMENT
Stresses above those listed under “Absolute Maximum Ratings” may
cause permanent damage to the device. These are stress ratings only,
and functional operation of the device at these or any other conditions
outside of those listed in the operational sections of this specification is not
implied. Exposure to any absolute maximum rating for extended periods
may affect device performance and reliability.
D.C. OPERATING CHARACTERISTICS
Industrial Temperature Range (-40°C to 85°C)
Symbol
I
CC1
I
CC2
I
SB1
I
SB2(5)
I
LI
I
LO
V
IL1
V
IH1
V
IL2
V
IH2
V
OL1
V
OH1
V
OL2
V
OH2
Parameter
Power Supply Current (Write)
Power Supply Current (Read)
Standby Supply Current (x8)
Standby Supply Current (x16)
Input Leakage Current
Output Leakage Current
Input Low Voltage
Input High Voltage
Input Low Voltage
Input High Voltage
Output Low Voltage
Output High Voltage
Output Low Voltage
Output High Voltage
V
CC
- 0.2
2.4
0.2
-0.1
2
0
V
CC
x 0.7
0
Min
Limits
Typ
Max
2
200
10
10
1
1
0.8
V
CC
+ 1
V
CC
x 0.2
V
CC
+ 1
0.4
V
Units
mA
µA
µA
µA
µA
µA
Test Conditions
f
SK
= 4 MHz, V
CC
= 5.0 V
f
SK
= 4 MHz, V
CC
= 5.0 V
CS = GND, ORG=GND
CS = GND, ORG = Float or V
CC
V
IN
= 0 V to V
CC
, CS = GND
V
OUT
= 0 V to V
CC
, CS = GND
4.5 V
V
CC
< 5.5 V
4.5 V
V
CC
< 5.5 V
1.8 V
V
CC
< 4.5 V
1.8V
V
CC
< 4.5 V
4.5 V
V
CC
< 5.5 V, I
OL
= 2.1 mA
4.5 V
V
CC
< 5.5 V, I
OH
= -400
µA
1.8 V
V
CC
< 4.5 V, I
OL
= 1 mA
1.8 V
V
CC
< 4.5 V, I
OH
= -100
µA
Note:
(1) The minimum DC input voltage is -0.5 V. During transitions, inputs may undershoot to -2.0 V for periods of less than 20 ns. Maximum DC
voltage on output pins is V
CC
+ 0.5 V, which may overshoot to V
CC
+ 2.0 V for periods of less than 20 ns.
(2) Output shorted for no more than one second.
(3) This parameter is tested initially and after a design or process change that affects the parameter.
(4) Latch-up protection is provided for stresses up to 100 mA on I/O pins from -1 V to V
CC
+ 1 V.
(5) Standby Current (ISB
2
) = 0
µA
(<900 nA).
Doc. No. 1008, Rev. H
2
CAT93HC46
POWER-UP TIMING
(1)(2)
Symbol
t
PUR
t
PUW
Parameter
Power-up to Read Operation
Power-up to Write Operation
Min
Typ
Max
1
1
Units
ms
ms
A.C. CHARACTERISTICS
Industrial Temperature Range (-40°C to 85°C)
1.8 V - 5.5 V
Symbol
SK
MAX
t
CSS
t
CSH
t
DIS
t
DIH
t
PD1
t
PD0
t
HZ(1)
t
CSMIN
t
SKHI
t
SKLOW
t
SV
t
EW
Parameter
Maximum Clock Frequency
CS Setup Time
CS Hold Time
DI Setup Time
DI Hold Time
Output Delay to 1
Output Delay to 0
Output Delay to High-Z
Minimum CS Low Time
Minimum SK High Time
Minimum SK Low Time
Output Delay to Status Valid
Program/Erase Pulse Width
240
480
240
480
5
Min
DC
240
0
240
240
480
480
240
120
240
120
240
5
Max
1
2.5 V - 5.5 V
Min
DC
120
0
120
120
240
240
120
60
120
60
120
5
Max
2
4.5 V - 5.5 V
Min
DC
60
0
60
60
120
120
60
Max
4
Units
MHz
ns
ns
ns
ns
ns
ns
ns
ns
ns
ns
ns
ms
CL = 100 pF
(3)
Test
Conditions
NOTE:
(1) This parameter is tested initially and after a design or process change that affects the parameter.
(2) t
PUR
and t
PUW
are the delays required from the time V
CC
is stable until the specified operation can be initiated.
(3) The input levels and timing reference points are shown in the “AC Test Conditions” table.
A.C. TEST CONDITIONS
Input Rise and Fall Times
Input Pulse Voltages
Timing Reference Voltages
Input Pulse Voltages
Timing Reference Voltages
10 ns
0.4 V to 2.4 V
0.8 V, 2.0 V
V
CC
x 0.2 to V
CC
x 0.8
V
CC
x 0.5
4.5 V
V
CC
5.5 V
4.5 V
V
CC
5.5 V
1.8 V
V
CC
4.5 V
1.8 V
V
CC
4.5 V
3
Doc. No. 1008, Rev. H
CAT93HC46
DEVICE OPERATION
The CAT93HC46 is a 1024-bit nonvolatile memory
intended for use with industry standard microprocessors.
The CAT93HC46 can be organized as registers of either
16 bits or 8 bits. When organized as X16, seven 9-bit
instructions control the reading, writing and erase
operations of the device. When organized as X8, seven
10-bit instructions control the operation of the device.
The CAT93HC46 operates on a single power supply and
will generate on chip the high voltage required during
write operation.
Instructions, addresses, and data are clocked into the DI
pin on the rising edge of the clock (SK). The DO pin is
normally in a high impedance state, except when reading
data from the device, or when checking the ready/busy
status after a write operation.
The ready/busy status can be determined after the start
of a write operation by selecting the device (CS high) and
polling the DO pin; DO low indicates that the write
operation is not completed, while DO high indicates that
the device is ready for the next instruction. If necessary,
the DO pin may be placed back into a high impedance
state by shifting a dummy “1” into the DI pin. The DO pin
will enter the high impedance state on the falling edge of
the clock (SK). Placing the DO pin into the high impedance
state is recommended in applications where the DI pin
and the DO pin are to be tied together to form a common
DI/O pin.
The format for all instructions sent to the device is a
logical "1" start bit, a 2-bit (or 4-bit) opcode, 6-bit byte/
word address (an additional bit when organized X8) and
for write operations a 16-bit data field (8-bit for X8
organization).
INSTRUCTION SET
Instruction
READ
ERASE
WRITE
EWEN
EWDS
ERAL
WRAL
Start
Bit Opcode
1
1
1
1
1
1
1
10
11
01
00
00
00
00
Address
x8
x16
A6-A0
A6-A0
A6-A0
11XXXXX
00XXXXX
10XXXXX
01XXXXX
Data
x8
x16
Comments
Read Address AN–A0
Clear Address AN–A0
D7-D0
D15-D0 Write Address AN–A0
Write Enable
Write Disable
Clear All Addresses
D7-D0
D15-D0 Write All Addresses
A5-A0
A5-A0
A5-A0
11XXXX
00XXXX
10XXXX
01XXXX
Figure 1. Sychronous Data Timing
tSKHI
SK
tDIS
DI
tCSS
CS
tDIS
DO
tPD0,tPD1
DATA VALID
tCSMIN
VALID
VALID
tDIH
tSKLOW
tCSH
Doc. No. 1008, Rev. H
4
CAT93HC46
Read
Upon receiving a READ command and an address
(clocked into the DI pin), the DO pin of the CAT93HC46
will come out of the high impedance state; after an initial
dummy zero bit, data will be shifted out, MSB first. The
output will toggle on the rising edge of the SK clock and
will be stable after the specified time delay (t
PD0
or t
PD1
)
After the 1st data word has been shifted out and CS
remains asserted with the SK clock continuing to toggle,
the CAT93HC46 will automatically increment to the next
address and shift out the next data word. As long as CS
is continuously asserted and SK continues to toggle, the
device will keep incrementing to the next address
automatically until it reaches the end of the address
space, then loops back to address 0. In the sequential
READ mode, only the initial data word is preceeded by
a dummy zero bit; all subsequent data words will follow
without a dummy zero bit.
Write
After receiving a WRITE command, address and data,
the CS (Chip Select) pin must be deselected for a
minimum of t
CSMIN
. The falling edge of CS will start the
self-timed clear and data store cycle into the specified
memory location. The clocking of the SK pin is not
necessary after the device has entered the self-timed
mode. (Note 1.) The ready/busy status of the CAT93HC46
can be determined by selecting the device and polling
the DO pin. Since this device features Auto-Clear before
write, it is NOT necessary to erase a memory location
before it is written into.
Erase
Upon receiving an ERASE command and address, the
CS (Chip Select) pin must be deasserted for a minimum
of t
CSMIN
. The falling edge of CS will start the self-timed
clear cycle of the selected memory location. The clocking
of the SK pin is not necessary after the device has
entered the self-timed mode. (Note 1.) The ready/busy
status of the CAT93HC46 can be determined by selecting
the device and polling the DO pin. Once cleared, the
content of a cleared location returns to a logical “1” state.
Figure 2a. Read Instruction Timing
SK
tCS MIN
CS
STANDBY
AN
DI
1
1
0
tHZ
0
DN
DN—
1
D1
D0
HIGH-Z
AN—1
A0
DO
HIGH-Z
tPD0
Figure 2b. Sequential Read Instruction Timing
SK
1
1
1
1
1
1
1
1
1
1
1
1
1
1
1
CS
Don't Care
AN
DI
1
1
0
AN–1
A0
DO
HIGH-Z
Dummy 0
D15 . . . D0
or
D 7 . . . D0
Address + 1
D15 . . . D0
or
D7 . . . D0
Address + 2
D15 . . . D0
or
D7 . . . D0
Address + n
D15 . . .
or
D7 . . .
5
Doc. No. 1008, Rev. H
查看更多>
热门器件
热门资源推荐
器件捷径:
00 01 02 03 04 05 06 07 08 09 0A 0C 0F 0J 0L 0M 0R 0S 0T 0Z 10 11 12 13 14 15 16 17 18 19 1A 1B 1C 1D 1E 1F 1H 1K 1M 1N 1P 1S 1T 1V 1X 1Z 20 21 22 23 24 25 26 27 28 29 2A 2B 2C 2D 2E 2F 2G 2K 2M 2N 2P 2Q 2R 2S 2T 2W 2Z 30 31 32 33 34 35 36 37 38 39 3A 3B 3C 3D 3E 3F 3G 3H 3J 3K 3L 3M 3N 3P 3R 3S 3T 3V 40 41 42 43 44 45 46 47 48 49 4A 4B 4C 4D 4M 4N 4P 4S 4T 50 51 52 53 54 55 56 57 58 59 5A 5B 5C 5E 5G 5H 5K 5M 5N 5P 5S 5T 5V 60 61 62 63 64 65 66 67 68 69 6A 6C 6E 6F 6M 6N 6P 6R 6S 6T 70 71 72 73 74 75 76 77 78 79 7A 7B 7C 7M 7N 7P 7Q 7V 7W 7X 80 81 82 83 84 85 86 87 88 89 8A 8D 8E 8L 8N 8P 8S 8T 8W 8Y 8Z 90 91 92 93 94 95 96 97 98 99 9A 9B 9C 9D 9F 9G 9H 9L 9S 9T 9W
需要登录后才可以下载。
登录取消