首页 > 器件类别 > 模拟混合信号IC > 信号电路

CD-700-KAC-HBB-41.2416

Phase Locked Loop, CQCC16, PACKAGE-16

器件类别:模拟混合信号IC    信号电路   

厂商名称:Microsemi

厂商官网:https://www.microsemi.com

下载文档
器件参数
参数名称
属性值
Objectid
4005524218
包装说明
PACKAGE-16
Reach Compliance Code
compliant
模拟集成电路 - 其他类型
PHASE LOCKED LOOP
JESD-30 代码
R-CQCC-N16
长度
7.49 mm
功能数量
1
端子数量
16
最高工作温度
70 °C
最低工作温度
封装主体材料
CERAMIC, METAL-SEALED COFIRED
封装代码
QCCN
封装形状
RECTANGULAR
封装形式
CHIP CARRIER
座面最大高度
2.13 mm
最大供电电压 (Vsup)
5.5 V
最小供电电压 (Vsup)
4.5 V
标称供电电压 (Vsup)
5 V
表面贴装
YES
温度等级
COMMERCIAL
端子形式
NO LEAD
端子节距
1.02 mm
端子位置
QUAD
宽度
5.08 mm
文档预览
CD-700
Flexible Modular Solution
A Quartz Stabilized PLL
I t ’s a phase-locked loop ASIC with a quartz stabilized VCXO!
Hermetic Seam Seal
16 Pad Leadless Chip Carrier
It will
:
Reduce: design time
component count
board space
Improve: jitter performance
reliability
Castallations For
Optimum board adhesion
Grounded Lid
It perf o rm s
:
Clock Recovery & Data Retiming
Frequency Translation
Clock Smoothing
Clock Switching
2
In applications up to 65.536 Mb/s:
ATM, SONET/SDH, DWDM
xDSL, Network Communications
Digital Audio/Video, PBX Systems
Vectron International 166 Glover Avenue, Norwalk, CT 06856-5160 Tel: 1-88-VECTRON-1 website: http://www.vectron.com
What Does It Do?
Vectron International's CD-700 is a user-configured, phase-locked loop (PLL) solution designed to simplify a wide variety of clock recovery and data retiming, frequency
translation, clock smoothing and clock switching applications. The device features a phase-lock loop ASIC with a quartz stabilized VCXO for superior stability and jitter
performance. This highly integrated module provides unsurpassed performance, reliability and quality. The proprietary ASIC device includes a refined Phase Detector, a Loop
Filter Op-Amp, a Loss of Signal Alarm with Clock Return to Nominal feature, a VCXO circuit, and an optional 2n divided output.
The ASIC and quartz resonator are housed in a hermetic 16-pad ceramic leadless chip carrier. The VCXO frequency (OUT1) and division factor (OUT2) are factory set in
accordance with customer specifications. PLL response is optimized for each application by the selection of external passive components. Software is available from Vectron
to aid in loop filter component selection and loop response modeling.
F e a t u re s :
PLL with quartz stabilized VCXO
Output jitter less than 20 ps
Loss of signal (LOS) alarm
Return to nominal clock upon LOS
Input data rates from 8 kb/s to 65.536 Mb/s
Surface mount option
Tri-state output
User defined PLL loop response
NRZ data compatible
Robust hermetic ceramic package
Single +5.0 V or +3.3V supply
Benefits:
Flexible modular solution
Reduce design time
Increase circuit reliability
Less board space
Reduces component count
What is the main
benefit of the
CD-700?
It’s a single drop-in
Quartz Stabilized
PLL solution.
W h a t’s Inside?
What Does It Do?
Pages 3-5
How Is It Used?
Pages 15-18
How Is It Built?
Pages 6-11
H o w I s It Packaged?
How Is It Ord e re d ?
Page 19
How Does It Perf o rm ?
Pages 12-14
Vectron International 166 Glover Avenue, Norwalk, CT 06856-5160 Tel: 1-88-VECTRON-1 website: http://www.vectron.com
3
Parameter
Output Frequency (ording option)
1,2
Out 1, 5.0 V option
Out 1, 3.3 V Option
1.
For input RZ data, Manchester encoded data,
and input clock recovery applications, the
output clock must run at two times the input
rate to ensure that the input is clocked
correctly. Since the output clock has a max-
imum frequency of 65.536 MHz, these inputs
are limited to a maximum rate of 32.768 MHz.
2.
OUT2 is a binary submultiple of OUT1, or
it may be disabled.
3.
A 0.01uF and 0.1 parallel capacitor should be
located as close to pin 14 (and grounded) as
possible
4.
Figure 1 defines these parameters. Figure 2
illustrates the equivalent five gate TTL load and
operating conditions under which these
parameters are tested and specified. Loads
greater than 15 pF will adversely effect rise/fall
time as well as symmetry.
5.
A loss of signal (LOS) indicator is set to a
logic high if no transitions are detected at
DATAIN after 256 clock cycles. As soon
as a transition occurs at DATAIN, LOS is
set to a logic low.
6.
Symmetry is defined as (ON TIME/PERIOD with
Vs=1.4 V for both 5.0 V and 3.3 V operation.
Symbol
f
o
V
DD
V
DD
I
DD
t
R
t
F
V
OH
V
OL
V
OH
V
OL
5
Min
12.000
12.000
4.5
2.97
Typical
Max
65.537
51.840
Unit
MHz
MHz
V
V
mA
ns
ns
V
Supply Voltage
+5.0
+3.3
Supply Current
3
5.0
3.3
5.5
3.63
63
5
5
Output Transition Times:
Rinse Time
4
Fall Time
4
Input Logic Levels:
Output Logic High
4
Output Logic Low
4
2.0
0.5
2.5
0.5
+
_ 75
+
_ 75
V
V
V
ppm
ppm
%
%
%
ppm
Loss of Signal Indicator
Output Logic High
4
Output Logic Low
Output 1
Output 2
Symmetry or Duty Cycle
Out 1
Out 2
RCLK
Absolute Pull Range (ording option)
over operating temp, aging, power supply
variations
Test Conditions for APR (+5.0 V option)
Test Conditions for APR (+3.3 V option)
Gain Transfer
Phase Detector Gain
+5V option
+3.3V option
Operating temperature (ordering option)
Control Voltage Leakage Current
I
vcxo
0.53
0.35
0/70 or – 40/85
+
_1
rad/V
rad/V
o
6
4
Norminal Frequency on Loss of Signal
SYM1
SYM2
RCLK
APR
+
_ 50
+
_ 80
+
_100
V
c
V
c
0.5
0.3
Positive
40/60
45/55
40/60
4.5
3.0
V
V
C
uA
Table 1.
Figure 1.
4
Vectron International 166 Glover Avenue, Norwalk, CT 06856-5160 Tel: 1-88-VECTRON-1 website: http://www.vectron.com
Figure 2.
Pin
1
2
3
4
Symbol
OPOUT
OPN
PHO
LOSIN
Function
Output terminal of internal operational amplifier.
Negative input terminal to internal operational amplifier.
Output signal produced by phase detector.
With LOSIN set to a logic high, the external input to the VCXO (VC) is
disabled and the VCXO returns to it’s nominal center frequency. With
LOSIN set to logic low, the external input to the VCXO is enabled. The
LOSIN input has an internal pull-down resistor.
5
6
7
8
DATAIN
CLKIN
GND
LOS
Input data stream to phase detector (TLL switching thresholds).
Input clock signal to phase detector (TTL switching thresholds).
Circuit and cover ground.
Loss of signal indicator is set to a logic high if no transitions are
detected at DATAIN after 256 clock cycles. As soon as a transition
occurs at DATAIN, LOS is set to a logic low .
TTL compatible recovered clock.
TTL compatible recovered clock.
Divided version of internal VCXO output clock (TTL).
When set to a logic low, output pins OUT1, OUT2, RCLK, and RDATA
buffers are set to high-impedance state. When set to a logic high or
no connect, the device functions and output pins OUT1, OUT2, RCLK,
and RDATA are active. This input has an internal pull-up resistor.
Output clock of internal VCXO (TTL).
+5.0 V or +3.3 V
Positive input terminal to internal operational amplifier.
Control voltage input to internal voltage controlled crystal oscillator (VCXO).
9
10
11
12
RCLK
RDATA
OUT2
HIZ
Why would
someone buy
a CD-700?
To save design time,
reduce component
count, conserve
Table 2.
13
14
15
16
OUT1
VDD
OPP
VC
board space,
and optimize
manufacturing
efficiency.
Figure 3.
Vectron International 166 Glover Avenue, Norwalk, CT 06856-5160 Tel: 1-88-VECTRON-1 website: http://www.vectron.com
5
查看更多>
热门器件
热门资源推荐
器件捷径:
00 01 02 03 04 05 06 07 08 09 0A 0C 0F 0J 0L 0M 0R 0S 0T 0Z 10 11 12 13 14 15 16 17 18 19 1A 1B 1C 1D 1E 1F 1H 1K 1M 1N 1P 1S 1T 1V 1X 1Z 20 21 22 23 24 25 26 27 28 29 2A 2B 2C 2D 2E 2F 2G 2K 2M 2N 2P 2Q 2R 2S 2T 2W 2Z 30 31 32 33 34 35 36 37 38 39 3A 3B 3C 3D 3E 3F 3G 3H 3J 3K 3L 3M 3N 3P 3R 3S 3T 3V 40 41 42 43 44 45 46 47 48 49 4A 4B 4C 4D 4M 4N 4P 4S 4T 50 51 52 53 54 55 56 57 58 59 5A 5B 5C 5E 5G 5H 5K 5M 5N 5P 5S 5T 5V 60 61 62 63 64 65 66 67 68 69 6A 6C 6E 6F 6M 6N 6P 6R 6S 6T 70 71 72 73 74 75 76 77 78 79 7A 7B 7C 7M 7N 7P 7Q 7V 7W 7X 80 81 82 83 84 85 86 87 88 89 8A 8D 8E 8L 8N 8P 8S 8T 8W 8Y 8Z 90 91 92 93 94 95 96 97 98 99 9A 9B 9C 9D 9F 9G 9H 9L 9S 9T 9W
需要登录后才可以下载。
登录取消