首页 > 器件类别 > 无源元件 > 电阻器

CH02016-39RKPTE999

Fixed Resistor, Thin Film, 0.03W, 39ohm, 30V, 10% +/-Tol, -100,100ppm/Cel, 0201,

器件类别:无源元件    电阻器   

厂商名称:Vishay(威世)

厂商官网:http://www.vishay.com

器件标准:

下载文档
器件参数
参数名称
属性值
是否Rohs认证
符合
Objectid
230379579
Reach Compliance Code
compliant
Country Of Origin
France
ECCN代码
EAR99
YTEOL
7.95
构造
Chip
端子数量
2
最高工作温度
155 °C
最低工作温度
-55 °C
封装高度
0.42 mm
封装长度
0.48 mm
封装形式
SMT
封装宽度
0.39 mm
包装方法
Tape, Plastic
额定功率耗散 (P)
0.03 W
电阻
39 Ω
电阻器类型
FIXED RESISTOR
系列
CH
尺寸代码
0201
技术
THIN FILM
温度系数
100 ppm/°C
容差
10%
工作电压
30 V
文档预览
CH
www.vishay.com
Vishay Sfernice
High Frequency 50 GHz Thin Film Chip Resistor
FEATURES
• Operating frequency 50 GHz
• Thin film microwave resistors
• SMD wraparound or flip chip resistor
• Small size, down to 20 mils by 16 mils
• Edged trimmed block resistors
• Pure alumina substrate (99.5 %)
• Ohmic range: 10R to 500R
• Design kits available
• Small internal reactance (LC down to 1 × 10
-24
)
• Tolerance 1 %, 2 %, 5 %, 10 %
• TCR: 100 ppm/°C in (-55 °C, +155 °C) temperature range
Those miniaturized components are designed in such a way
that their internal reactance is very small. When correctly
mounted and utilized, they function as almost pure resistors
on a very large range of frequency, up to 50 GHz.
• Material categorization: for definitions of compliance
please see
www.vishay.com/doc?99912
STANDARD ELECTRICAL SPECIFICATIONS
MODEL
CH02016
CH0402
CH0603
SIZE
02016
0402
0603
RESISTANCE
RANGE
10 to 500
10 to 500
10 to 500
RATED POWER
Pn
W
0.030
0.050
0.125
LIMITING
ELEMENT
VOLTAGE
V
30
37
50
TOLERANCE
±%
2, 5, 10
1, 2, 5, 10
1. 2, 5, 10
TEMPERATURE
COEFFICIENT
± ppm/°C
100
100
100
DIMENSIONS
in millimeters (inches)
A
D
D
C
D
A
(1)
D
C
D
A
D
C
E
E
B
(F)
CASE SIZE
MAX. TOL.
+ 0.1 (+ 0.004)
MIN. TOL.
- 0.1 (- 0.004)
02016
0402
0603
(P)
(N) and (G)
DIMENSIONS
A
(1)
MAX. TOL.
+ 0.1 (+ 0.004)
MIN. TOL.
- 0.1 (- 0.004)
0.48 (0.020)
1.00 (0.040)
1.52 (0.060)
B
MAX. TOL.
+ 0.1 (+ 0.004)
MIN. TOL.
- 0.1 (- 0.004)
0.39 (0.016)
0.6 (0.023)
0.75 (0.030)
C
MAX. TOL.
+ 0.127 (+ 0.005)
MIN. TOL.
- 0.127 (- 0.005)
0.42 (0.02)
(2)
0.5 (0.02)
0.5 (0.02)
MIN.
0.11 (0.004)
0.15 (0.006)
0.25 (0.010)
D/E
MAX.
0.15 (0.008)
0.35 (0.014)
0.51 (0.020)
Notes
(1)
For CH0402 and CH0603 with P termination, A dimension is increased by 0.2 mm
(2)
+ or - 0.07 mm
Revision: 04-Apr-16
Document Number: 53014
1
For technical questions, contact:
sferthinfilm@vishay.com
THIS DOCUMENT IS SUBJECT TO CHANGE WITHOUT NOTICE. THE PRODUCTS DESCRIBED HEREIN AND THIS DOCUMENT
ARE SUBJECT TO SPECIFIC DISCLAIMERS, SET FORTH AT
www.vishay.com/doc?91000
CH
www.vishay.com
Vishay Sfernice
LAND PATTERN FLIP CHIP TERMINATIONS
in millimeters
G
min.
X
max.
Z
max.
CHIP SIZE
02016
0402
0603
Z
max.
0.53
1.4
1.71
X
max.
0.44
0.650
0.9
G
min.
0.15
0.4
0.760
Note
• Suggested land pattern: According to IPC-7351
Dimension and tolerance of land pattern shall be defined by PCB designer; PCB can be designed according to IPC-7351A
“Generic Requirements for Surface Mount Design and Land Pattern Standard”
Example of land pattern: Fabrication allowance, assembly location and min. or max. level density board are not included in the
exemple bellow.
According to IPC-7351A “Generic Requirements for Surface Mount Design and Land Pattern Standard”:
Z
max.
= A
min.
+ 2J
T
+
G
min.
= F
max.
+ 2J
H
-
X
max.
= B
min.
+ 2J
S
+
C
A
+
F
+
P
with C: “Unilateral profile tolerance for the component”;
C
F
+
F
+
P
F: ”Unilateral profile tolerance for the board land pattern”;
C
B
+
F
+
P
and P: “Diameter of true position placement accuracy to the center of land pattern”.
J
H
2
2
2
2
2
2
2
2
2
J
S
For rectangular component
suggest:
JT (TOE)
Flip-Chip mounting, we
0 mm
0 mm
0 mm
COMPONENT
JH (HELL)
JS (SDE)
Land Pattern Footprint
J
T
WRAPAROUND TERMINATIONS
in millimeters
G
min.
Z
max.
CHIP SIZE
0402
0603
Z
max.
1.55
2.37
G
min.
0.15
0.35
X
m
ax
.
X
max.
0.73
0.98
TOLERANCE VS. OHMIC VALUES
Ohmic range
Tolerance
10
 
R
< 50
5 %, 10 %
50

R
< 100
2 %, 5 %, 10 %
100

R
500
1 %, 2 %, 5 %, 10 %
(1)
Note
(1)
1 % tolerance not applicable for case 02016.
Revision: 04-Apr-16
Document Number: 53014
2
For technical questions, contact:
sferthinfilm@vishay.com
THIS DOCUMENT IS SUBJECT TO CHANGE WITHOUT NOTICE. THE PRODUCTS DESCRIBED HEREIN AND THIS DOCUMENT
ARE SUBJECT TO SPECIFIC DISCLAIMERS, SET FORTH AT
www.vishay.com/doc?91000
CH
www.vishay.com
PREFERRED MODELS AND VALUES
Vishay Sfernice highly recommend to use the smallest sizes and flip chip version to get the best performances.
Recommended Values:
10R/18R/25R/50R/75R/100R/150R/180R/200R/250R/330R/500R
Those values are available with a
MOQ of 100 pieces.
Other values can be ordered upon request, but higher MOQ will apply: 1000 pieces for CH02016, 500 pieces for CH0402,
50 pieces for CH0603.
Recommended terminations:
F
Recommended tolerance:
2%
Design kits
are available Ex Stock in CH02016 and CH0402 sizes. There are 20 pieces per recommended value. F termination.
5 % tolerance.
Those kits are packaged in pieces of tape and delivered in ESD bags.
Vishay Sfernice
PACKAGING
Standard packaging is waffle pack for sizes 0402 and 0603 and plastic tape and reel (low conductivity) for size 02016.
Paper tape and reel is available for size 0402 and either paper tape and reel or plastic tape and reel (low conductivity) for size
0603.
Depending on the type of terminations, parts will be packed differently:
One face:
• Gold terminations: Active face up
• Tin/silver termination: Active face down
Note
• Please refer to Vishay Sfernice Application Note “Guidelines for Vishay Sfernice Resistive and Inductive Products” for soldering
recommendation (document number 52029, 3. Guidelines for Surface Mounting Components (SMD), profile number 3 applies
NUMBER OF PIECES PER PACKAGE
SIZE
MOQ
WAFFLE PACK
2" X 2"
484
100
100
100
5000
8 mm
TAPE AND REEL
Min.
Max.
TAPE WIDTH
02016
0402
0603
See MOQ mentioned
on preferred models
and values
PACKAGING RULES
Waffle Pack
Can be filled up to maximum quantity indicated in the table
here above, taking into account the minimum order quantity.
When quantity ordered exceeds maximum quantity of a
single waffle pack, the waffle packs are stacked up on the
top of each other and closed by one single cover. To get
“not stacked up” waffle pack in case of ordered quantity
> maximum number of pieces per package: Please consult
Vishay Sfernice for specific ordering code.
Tape and Reel
See Part Numbering information to get the quantity desired
by tape.
Revision: 04-Apr-16
Document Number: 53014
3
For technical questions, contact:
sferthinfilm@vishay.com
THIS DOCUMENT IS SUBJECT TO CHANGE WITHOUT NOTICE. THE PRODUCTS DESCRIBED HEREIN AND THIS DOCUMENT
ARE SUBJECT TO SPECIFIC DISCLAIMERS, SET FORTH AT
www.vishay.com/doc?91000
CH
www.vishay.com
Vishay Sfernice
GLOBAL PART NUMBER INFORMATION
New Global Part Numbering: CH0402-50RJF (preferred part number format)
C
H
0
4
SIZE
02016
0402
0603
0
2
-
5
TOLERANCE
F
=1%
G
=2%
J
=5%
K
= 10 %
0
R
J
F
T
PACKAGING
9
9
9
GLOBAL MODEL
CH
OHMIC VALUE
10R to 500R
TERMINATION
F
(Flip Chip):
SnAg over nickel barrier
N
(W/A):
SnAg over nickel barrier
(except 02016)
P
(one face):
(1)
Gold bonding pads
G
(W/A): Gold
(except 02016)
OPTION
From
1 to 3 digits.
Leave blank
if no option.
For more
information see
Codification of
Packaging table
Historical Part Number example: CH02016-100RGFPT1K (tapes of 1K pieces)
CH0402-50RJF
(waffle pack)
Notes
• Historical part numbers are not recommended but can still be used for ordering.
(1)
Gold termination for application in hermetic package.
CODIFICATION OF PACKAGING
WAFFLE PACK (standard packaging for CH0402 and CH0603)
W
100 min., 1 mult
PLASTIC TAPE (standard packaging for CH02016 and CH0603)
T
100 min., 1 mult
TA
100 min., 100 mult
TB
250 min., 250 mult
TC
500 min., 500 mult
TD
1000 min., 1000 mult
TE
2500 min., 2500 mult
TF
Full tape (qunatity depending on size of chips)
PAPER TAPE (standard packaging for CH0402 - available for CH0603)
PT
100 min., 1 mult
PA
100 min., 100 mult
PB
250 min., 250 mult
PC
500 min., 500 mult
PD
1000 min., 1000 mult
PE
2500 min., 2500 mult
PF
Full tape (quantity depending on size of chips)
TYPICAL HIGH FREQUENCY PERFORMANCE ELECTRICAL MODEL
Z
C
Z
0
L
c
L
R
L
c
C
g
Z
0
C
L
R
Z
L
c
C
g
Revision: 04-Apr-16
Internal shunt capacitance
Internal inductance
Resistance
Internal impedance (R, L, C)
External connection inductance
External capacitance to ground
Document Number: 53014
4
For technical questions, contact:
sferthinfilm@vishay.com
THIS DOCUMENT IS SUBJECT TO CHANGE WITHOUT NOTICE. THE PRODUCTS DESCRIBED HEREIN AND THIS DOCUMENT
ARE SUBJECT TO SPECIFIC DISCLAIMERS, SET FORTH AT
www.vishay.com/doc?91000
CH
www.vishay.com
The complex impedance of the chip resistor is given by the following equations:
R
+
j
L
R
C
L C
-
Z
=
-------------------------------------------------------------------------------------
2
2
2
4
1
+
C
 
R
C
2L

+
L C
Z
1
-
-------
=
-----------------------------------------------------------------------------------------
x
-
2
2
2
4
R
1
+
C
 
R
C
2L

+
L C
1
 
L
2
2
2
2
Vishay Sfernice
 
L
R
C
L C
-
1
+
-----------------------------------------------------------
R
2
2
2
2
2
2
Notes
=2x
x
f
f:
Frequency
R
C
L C
-
=
tan
-----------------------------------------------------------
R
L
The chip resistor itself is purely resistive when
R
=
---
. The smaller the L x C product the greater the frequency range over
-
C
which the resistor looks approximately resistive.
Z
-
This can be seen on the graphs showing the ratio
-------
versus frequency.
R
R, L and C are relevant to the chip resistor itself.
L
c
and C
g
also depends on the way the chip resistor is mounted.
It is important to notice that after assembly the external reactance of L
c
and C
g
will be combined to internal reactance of L and
C. This combination can upgrade or downgrade the HF behavior of the component.
This is why we are displaying two sets of data:
Z
-
-------
versus frequency curves which aims to show at a glance the intrinsic HF performance of a given chip resistor
R
• S-parameters versus frequency curves relevant to chip resistor when assembled on ideal Z0 impedance transmission line
These lines are terminated with adapted source and load impedance respectively Z
s
and Z
l
with Z
0
= Z
L
= Z
s
(for others
configurations please consult us).
Equivalent circuit for S-parameters:
Z total
C
Z
S
Z
0
C
g
L
c
L
R
L
c
C
g
Z
0
Z
L
G
S-parameters are computed taking into account all the resistive, inductive and capacitive elements (Z total) and Z
0
= Z
L
= Z
s
=
R.
Revision: 04-Apr-16
Document Number: 53014
5
For technical questions, contact:
sferthinfilm@vishay.com
THIS DOCUMENT IS SUBJECT TO CHANGE WITHOUT NOTICE. THE PRODUCTS DESCRIBED HEREIN AND THIS DOCUMENT
ARE SUBJECT TO SPECIFIC DISCLAIMERS, SET FORTH AT
www.vishay.com/doc?91000
查看更多>
热门器件
热门资源推荐
器件捷径:
00 01 02 03 04 05 06 07 08 09 0A 0C 0F 0J 0L 0M 0R 0S 0T 0Z 10 11 12 13 14 15 16 17 18 19 1A 1B 1C 1D 1E 1F 1H 1K 1M 1N 1P 1S 1T 1V 1X 1Z 20 21 22 23 24 25 26 27 28 29 2A 2B 2C 2D 2E 2F 2G 2K 2M 2N 2P 2Q 2R 2S 2T 2W 2Z 30 31 32 33 34 35 36 37 38 39 3A 3B 3C 3D 3E 3F 3G 3H 3J 3K 3L 3M 3N 3P 3R 3S 3T 3V 40 41 42 43 44 45 46 47 48 49 4A 4B 4C 4D 4M 4N 4P 4S 4T 50 51 52 53 54 55 56 57 58 59 5A 5B 5C 5E 5G 5H 5K 5M 5N 5P 5S 5T 5V 60 61 62 63 64 65 66 67 68 69 6A 6C 6E 6F 6M 6N 6P 6R 6S 6T 70 71 72 73 74 75 76 77 78 79 7A 7B 7C 7M 7N 7P 7Q 7V 7W 7X 80 81 82 83 84 85 86 87 88 89 8A 8D 8E 8L 8N 8P 8S 8T 8W 8Y 8Z 90 91 92 93 94 95 96 97 98 99 9A 9B 9C 9D 9F 9G 9H 9L 9S 9T 9W
需要登录后才可以下载。
登录取消