首页 > 器件类别 > 无源元件 > 电阻器

CHPHT0603L8200GGT

Res,SMT,Thick Film,820 Ohms,50WV,2% +/-Tol,-200,200ppm TC,0604 Case

器件类别:无源元件    电阻器   

厂商名称:Vishay(威世)

厂商官网:http://www.vishay.com

器件标准:

下载文档
器件参数
参数名称
属性值
是否Rohs认证
符合
厂商名称
Vishay(威世)
Reach Compliance Code
unknown
构造
Rectangular
JESD-609代码
e4
安装特点
SURFACE MOUNT
端子数量
2
最高工作温度
230 °C
最低工作温度
-55 °C
封装高度
0.38 mm
封装长度
1.6 mm
封装形式
SMT
封装宽度
0.9 mm
包装方法
TR, PLASTIC
额定功率耗散 (P)
0.0125 W
电阻
820 Ω
电阻器类型
FIXED RESISTOR
尺寸代码
0603
表面贴装
YES
技术
THICK FILM
温度系数
200 ppm/°C
端子面层
Gold (Au) - with Nickel (Ni) barrier
端子形状
WRAPAROUND
容差
2%
工作电压
50 V
Base Number Matches
1
文档预览
CHPHT
www.vishay.com
Vishay Sfernice
High Temperature (245 °C) Thick Film Chip Resistor
FEATURES
• High temperature (245 °C)
• Large ohmic value range 0.1
to 100 M
• Operating temperature range
(-55 °C to +230 °C)
• SMD wraparound chip resistor
For applications such as down hole applications or aircraft
breaking systems, the need for parts able to withstand very
severe conditions (temperature as high as 230 °C powered
or up to 245 °C un-powered) has leaded Vishay Sfernice to
push out the limit of the thick film technology. Designers
might read the application note “Power Dissipation
Considerations in High Precision Vishay Sfernice Thin Film
Chips Resistors and Arrays (P, PRA etc.) (High Temperature
Applications)” (www.vishay.com/doc?53047) in conjunction
with this data sheet to help them to properly design their
PCBs and get the best performances of the CHPHT.
Vishay Sfernice R&D engineers will be willing to support any
customer design considerations.
• Storage temperature range
(-55 °C to +245 °C)
• Gold terminations for HMP process (< 1 μm thick) for
temperature up to 245 °C
• Tin/silver terminations for operating temperature up to
200 °C
• Material categorization: for definitions of compliance
please see
www.vishay.com/doc?99912
Available
DIMENSIONS
in millimeters
D
C
B
E
A
CASE SIZE
0603
0805
1206
2010
A
± 0.152
1.60
1.85
3.00
5.03
B
± 0.127
0.90
1.25
1.73
2.64
C
± 0.127
0.38
0.38
0.38
0.50
D
± 0.127
0.31
0.31
0.40
0.50
E
± 0.127
0.40
0.50
0.50
0.50
SUGGESTED LAND PATTERN
(to IPC-7351A)
G
min.
X
max.
Z
max.
CASE SIZE
0603
0805
1206
2010
Z
max.
2.15
2.70
3.85
5.88
G
min.
0.39
0.44
1.59
3.62
X
max.
1.03
1.38
1.85
2.77
Revision: 21-Jul-14
Document Number: 52032
1
For technical questions, contact:
sferthinfilm@vishay.com
THIS DOCUMENT IS SUBJECT TO CHANGE WITHOUT NOTICE. THE PRODUCTS DESCRIBED HEREIN AND THIS DOCUMENT
ARE SUBJECT TO SPECIFIC DISCLAIMERS, SET FORTH AT
www.vishay.com/doc?91000
CHPHT
www.vishay.com
Vishay Sfernice
RATED
POWER
Pn
W
(at 230 °C)
0.0125
0.02
0.025
0.1
STANDARD ELECTRICAL SPECIFICATIONS
MODEL
SIZE
RESISTANCE
RANGE
0.1 to 25M
0.1 to 25M
0.1 to 50M
0.1 to 100M
LIMITING
ELEMENT
VOLTAGE
V
50
150
200
200
MAX.
OVERLOAD
VOLTAGE
V
100
300
400
400
TOLERANCE
±%
TEMPERATURE
COEFFICIENT
± ppm/°C
100, 200
100, 200
100, 200
100, 200
CHPHT
CHPHT
CHPHT
CHPHT
0603
0805
1206
2010
1, 2, 5
1, 2, 5
1, 2, 5
1, 2, 5
CLIMATIC SPECIFICATIONS
Operating temperature range
Storage temperature range
-55 °C to +230 °C
-55 °C to +245 °C
PACKAGING
ESD packaging available: Waffle pack and plastic tape and
reel (low conductivity). Paper tapes available on request
(ESD only). (For 0603, 0805, and 1206 only.)
NUMBER OF PIECESPER PACKAGE
SIZE
WAFFLE
PACK
TAPE AND REEL
MIN.
MAX.
5000
100
0805
100
1206
2010
140
60
2000
4000
8 mm
TAPE
WIDTH
MECHANICAL SPECIFICATIONS
Substrate
Technology
Protection
Alumina
Thick film (Ruthenium oxyde)
Parts have double and
organic coating
(0R5 to 100M)
N (W/A):
SnAg over nickel
barrier for temperature
up to 200 °C
G (W/A) type:
Gold (< 1 μm) over
nickel barrier for temperature
up to 245 °C
0603
Terminations
Note
• Refer to Application Note “Guidelines for Vishay Sfernice
Resistive and Inductive Components” (document number:
52029) for recommended reflow profile. Profile #3 applies.
PACKAGING RULES
Waffle Pack
Can be filled up to maximum quantity indicated in the table
here above, taking into account the minimum order quantity.
When quantity ordered exceeds maximum quantity of a
single waffle pack, the waffle packs are stacked up on the
top of each other and closed by one single cover.
To get “not stacked up” waffle pack in case of ordered
quantity > maximum number of pieces per package:
Please consult Vishay Sfernice for specific ordering
code
Tape and Reel
Can be filled up to maximum quantity indicated in the table
here above, taking into account the minimum order quantity.
When quantity ordered is between the MOQ and the
maximum reel capacity, only one reel is provided.
When several reels are needed for ordered quantity
within MOQ and maximum reel capacity: Please consult
Vishay Sfernice for specific ordering code
BEST TOL. AND TCR VERSUS OHMIC VALUE
TIGHTEST
TOLERANCE
1 % (F)
2 % (G)
5 % (J)
OHMIC
VALUES
5
<
R
< 10M
1
<
R
<
R
max.
0.1
<
R
<
R
max.
BEST TCR
ppm/°C
100 (K)
200 (L)
200 (L)
POWER DERATING CURVE
Rated Power (%)
1200
1000
800
600
400
200
0
0
50
100
150
200
250
300
Ambient Temperature in °C
Revision: 21-Jul-14
Document Number: 52032
2
For technical questions, contact:
sferthinfilm@vishay.com
THIS DOCUMENT IS SUBJECT TO CHANGE WITHOUT NOTICE. THE PRODUCTS DESCRIBED HEREIN AND THIS DOCUMENT
ARE SUBJECT TO SPECIFIC DISCLAIMERS, SET FORTH AT
www.vishay.com/doc?91000
CHPHT
www.vishay.com
POPULAR OPTIONS
For any option it is recommended to consult Vishay Sfernice for availability first.
Option: Enlarged terminations:
For stringent and special power dissipation requirements, the thermal resistance between the resistive layer and the solder joint
can be reduced using enlarged terminations chip resistors which are soldered on large and thick copper pads acting as heat
sinks (see application note: “Power Dissipation in High Precision Vishay Sfernice Chip Resistors and Arrays (P Thin Film, PRA
Arrays, CHP Thick Film” (www.vishay.com/doc?53048).
Option to order: 0063 (applies to size 1206/2010).
Vishay Sfernice
DIMENSIONS
(Option 0063) in millimeters
Bottom view for mounting
A
Uncoated
ceramic
Enlarged
termination
B
F
D
E
A
CASE
SIZE
MAX. TOL.
+ 0.152
MIN. TOL.
- 0.152
NOMINAL
1206
2010
3.06 (0.120)
5.08 (0.200)
B
MAX. TOL.
+ 0.127
MIN. TOL.
- 0.127
NOMINAL
1.60 (0.063)
2.54 (0.100)
E
MAX. TOL.
+ 0.13
MIN. TOL.
- 0.13
NOMINAL
0.40 (0.016)
0.48 (0.019)
D
MAX. TOL.
+ 0.13
MIN. TOL.
- 0.13
NOMINAL
1.22 (0.048)
2.23 (0.088)
NOMINAL
0.63 (0.024)
0.63 (0.024)
F
MIN.
0.50 (0.020)
0.50 (0.020)
MAX.
0.76 (0.030)
0.76 (0.030)
SUGGESTED LAND PATTERN
(Option 0063)
G
min.
X
max.
Z
max.
DIMENSIONS (in millimeters)
CHIP SIZE
Z
max.
1206
2010
3.91 (0.154)
5.93 (0.233)
G
min.
0.50 (0.020)
0.50 (0.020)
X
max.
1.73 (0.068)
2.67 (0.105)
Revision: 21-Jul-14
Document Number: 52032
3
For technical questions, contact:
sferthinfilm@vishay.com
THIS DOCUMENT IS SUBJECT TO CHANGE WITHOUT NOTICE. THE PRODUCTS DESCRIBED HEREIN AND THIS DOCUMENT
ARE SUBJECT TO SPECIFIC DISCLAIMERS, SET FORTH AT
www.vishay.com/doc?91000
CHPHT
www.vishay.com
Vishay Sfernice
TYPICAL VALUES
AND DRIFTS
< ± 0.1 %
< ± 0.1 %
< ± 0.1 %
PERFORMANCE
TESTS
Termination adhesion
Resistance to solder heat
Rapid temperature change
CONDITIONS
5N for 10 s
Immersion 10 s
in Sn/Pb 60/40
at +260 °C
5 cycles
-55 °C to +155 °C
Phase A dry heat
Phase B damp heat
Phase C cold -55 °C
Phase D damp heat 5 cycles
56 days
AEC-Q200
85 °C/85 % RH/Pn
1000 h
6.25 Pn
for 2 s
1000 h at rated power
at 230 °C
1000 h at 245 °C
REQUIREMENTS
± (0.25 % + 0.05
)
± (0.25 % + 0.05
)
± (0.25 % + 0.05
)
Climatic sequence
Humidity (steady state)
Moisture resistance
Short time overload
Load life
Shelf life
± (1 % + 0.05
)
± (1 % + 0.05
)
3 % + 0.05
± (0.25 % + 0.05
)
-
-
< ± 0.2 %
< ± 0.2 %
Max. < 3 % + 0.05
< ± 0.1 %
1 % max.
1 % max.
GLOBAL PART NUMBER INFORMATION
Global Part Numbering: CHPHT0805K1001FGT
C
GLOBAL
MODEL
CHPHT
H
P
H
T
0
8
0
5
K
1
0
0
1
F
G
T
SIZE
0603
0805
1206
2010
TCR
K
= 100 ppm
L
= 200 ppm
VALUE
The first 3 digits
are significant
figures and the
last digit specifies
the number of
zeros to follow.
R designates
decimal point
10R0 = 10
3901 = 3900
1004 = 1 M
TOLERANCE
F
=±1%
G
=±2%
J
=±5%
TERMINATION
(1)
N:
SnAg over nickel barrier
G:
Gold over nickel barrier
PACKAGING
For more
information see
“Codification of
packaging”
table
OPTION
Leave blank
if no option
Note
(1)
N terminations for temperature up to 200 °C
G terminations for temperature up to 230 °C
Revision: 21-Jul-14
Document Number: 52032
4
For technical questions, contact:
sferthinfilm@vishay.com
THIS DOCUMENT IS SUBJECT TO CHANGE WITHOUT NOTICE. THE PRODUCTS DESCRIBED HEREIN AND THIS DOCUMENT
ARE SUBJECT TO SPECIFIC DISCLAIMERS, SET FORTH AT
www.vishay.com/doc?91000
CHPHT
www.vishay.com
Vishay Sfernice
CODIFICATION OF PACKAGING
WAFFLE PACK
W
WA
PLASTIC TAPE (Standard for all sizes.)
T
TA
TB
TC
TD
TE
TF
PT
PA
PB
PC
PD
PE
PF
100 min., 1 mult
100 min., 100 mult
250 min., 250 mult
500 min., 500 mult
1000 min., 1000 mult
2500min., 2500 mult
Full tape (quantity depending on size of chips)
100 min., 1 mult
100 min., 100 mult
250 min., 250 mult
500 min., 500 mult
1000 min., 1000 mult
2500min., 2500 mult
Full tape (quantity depending on size of chips)
100 min., 1 mult
100 min., 100 mult (available only in size 1206)
PAPER TAPE (Available for 0603, 0805, and 1206. Please consult Vishay Sfernice for other sizes.)
CODIFICATION OF OPTIONS ON TWO DIGITS
OPTION
..
0099
0100
0101
0102
0103
0104
0105
..
0124
0125
OPTION 2
DIGITS
..
99
0A
0B
0C
0D
0E
0F
..
0Y
0Z
OPTION
0126
0127
0128
..
0320
0321
0322
0323
0324
0325
..
OPTION 2
DIGITS
1A
1B
1C
..
8M
8N
8O
8P
8Q
8R
..
CODIFICATION OF SIZES
CODE 18
7
8
9
A
B
C
D
E
F
G
H
I
J
K
L
CODE 40
02016
0302
0402
0502
0505
0603
0805
1005
1010
1020
1206
1505
2010
2208
2512
CODE 18
M
N
O
P
Q
R
S
T
U
V
W
X
Y
Z
CODE 40
22
33
44
55
515
48
408
816
914
073
074
100
135
182
Revision: 21-Jul-14
Document Number: 52032
5
For technical questions, contact:
sferthinfilm@vishay.com
THIS DOCUMENT IS SUBJECT TO CHANGE WITHOUT NOTICE. THE PRODUCTS DESCRIBED HEREIN AND THIS DOCUMENT
ARE SUBJECT TO SPECIFIC DISCLAIMERS, SET FORTH AT
www.vishay.com/doc?91000
查看更多>
安信可ESP-S3-12K(四)----来个esp-box效果
嗯,效果这就来了,对于点屏菜鸟来说,也不是那么顺利,主要有这样的效果 失败一:高度宽度错了...
RCSN 国产芯片交流
奔跑吧Linux内核+进程管理
进程和程序是操作系统中的两个核心概念,但它们并不等同。程序是静态的,是一系列指令的集合,用于描述某...
meiyao Linux与安卓
MSP430单片机__delay_cycles精确延时的说明及改正
关于MSP430单片机使用__delay_cycles延时的问题. IAR for MSP430编...
fish001 微控制器 MCU
NS4203、PAM8403
NS4203替代型号PAM8403、带耳机功能 。QQ2528117557 主要特性: 双声...
2528117557 电源技术
ADC校准
请教:各位都用什么方法进行ADC校准?能否贴段程序参考下,不胜感谢!! ADC校准 检测几个标准电平...
ailikelhl 微控制器 MCU
虚拟机同时安装xp和win7的问题
我虚拟机同时安装xp和win7,xp可以和电脑互传数据,win7不可以,不知道什么原因,设置了共享...
chenbingjy WindowsCE
热门器件
热门资源推荐
器件捷径:
E0 E1 E2 E3 E4 E5 E6 E7 E8 E9 EA EB EC ED EE EF EG EH EI EJ EK EL EM EN EO EP EQ ER ES ET EU EV EW EX EY EZ F0 F1 F2 F3 F4 F5 F6 F7 F8 F9 FA FB FC FD FE FF FG FH FI FJ FK FL FM FN FO FP FQ FR FS FT FU FV FW FX FY FZ G0 G1 G2 G3 G4 G5 G6 G7 G8 G9 GA GB GC GD GE GF GG GH GI GJ GK GL GM GN GO GP GQ GR GS GT GU GV GW GX GZ H0 H1 H2 H3 H4 H5 H6 H7 H8 HA HB HC HD HE HF HG HH HI HJ HK HL HM HN HO HP HQ HR HS HT HU HV HW HX HY HZ I1 I2 I3 I4 I5 I6 I7 IA IB IC ID IE IF IG IH II IK IL IM IN IO IP IQ IR IS IT IU IV IW IX J0 J1 J2 J6 J7 JA JB JC JD JE JF JG JH JJ JK JL JM JN JP JQ JR JS JT JV JW JX JZ K0 K1 K2 K3 K4 K5 K6 K7 K8 K9 KA KB KC KD KE KF KG KH KI KJ KK KL KM KN KO KP KQ KR KS KT KU KV KW KX KY KZ
需要登录后才可以下载。
登录取消