首页 > 器件类别 > 热门应用 > 无线/射频/通信

CPLL58-3160-3380

Phase Locked Loops - PLL 3160-3380MHz

器件类别:热门应用    无线/射频/通信   

厂商名称:Crystek

下载文档
CPLL58-3160-3380 在线购买

供应商:

器件:CPLL58-3160-3380

价格:-

最低购买:-

库存:点击查看

点击购买

器件参数
参数名称
属性值
产品种类
Product Category
Phase Locked Loops - PLL
制造商
Manufacturer
Crystek
RoHS
Detailszfewvtsuzesucxbvuvxytqfqwvdbdr
类型
Type
RF PLL Synthesizer
最小工作温度
Minimum Operating Temperature
- 40 C
最大工作温度
Maximum Operating Temperature
+ 85 C
封装 / 箱体
Package / Case
0.582 in x 0.8 in
系列
Packaging
Reel
长度
Length
0.8 in
工厂包装数量
Factory Pack Quantity
1000
宽度
Width
0.582 in
文档预览
M I C
of Crystek Corporation
ROWAVE
A Division
CPLL58-3160-3380
0.582"
×
0.800" SMD
Features
3.160 GHz - 3.380 GHz
Standard 3 Wire Interface
Small layout 0.582"
×
0.8"
Applications
Digital Radio Equipment
Fixed Wireless Access
Satellite Communications Systems
Base Stations
Personal Communications Systems
Portable Radios
Test Instruments
Wireless Infrastructure
The CPLL58 is a complete PLL/Synthesizer needing only an external frequency reference and supply
voltages for the internal PLL (phase lock loop) and VCO (voltage controlled oscillator). The Crystek
CPLL58 is programmed using a standard three line interface (Data, Clock and Load Enable).
The CPLL58 family has been initially released to cover 1 GHz to 5 GHz in bands. It is housed in a
compact 0.582-in.
×
0.8-in.
×
0.15-in. SMD package which saves board space. Typical phase noise at
4 GHz is -90 dBc/Hz at 10 kHz offset with 0 dBm minimum output power.
Rev E
Page 1 of 7
CRYSTEK
CORPORATION
12730 Commonwealth Drive • Fort Myers, Florida 33913
Phone: 239-561-3311 • 800-237-3061
Fax: 239-561-1025 • www.crystek.com
M I C
of Crystek Corporation
ROWAVE
A Division
PERFORMANCE SPECIFICATION
Frequency Range:
Step Size:
Settling Time,
to within ± 1kHz (Freq. step < 25MHz):
Output Power:
Output Phase Noise: (See Plot Below)
@1kHz offset
@10kHz offset
@100kHz offset
@1MHz offset
Power Supply:
V1=VCO Supply
V2=PLL Supply
Supply Current:
I1=VCO Input Current
I2=PLL Input Current
Spurious Suppression
PFDSpur
Reference Feedthru
Harmonic Suppression:
2
nd
Reference Frequency
RF Output Level
Input Reference Level
Input Impedance
RF Output Impedance
Operating Temperature Range:
Logic Inputs (Clock, Data, and LE):
Input “High” Voltage
Input “Low” Voltage
Locked Detector (LD):
Locked
Un-Locked
1.4
1.4
-40
-5
0.8
4.75
2.7
0
MIN
3.160
CPLL58-3160-3380
0.582"
×
0.800" SMD
TYP
2500
3
+3.0
-85
-95
-115
-135
5.0
3.0
50
25
-70
-80
-15
10
0
100k
50
MAX
3.380
UNITS
GHz
kHz
msec
+6.0
-80
-90
-110
-130
5.25
3.3
dBm
dBc/Hz
dBc/Hz
dBc/Hz
dBc/Hz
Volts
Volts
mA
mA
dBc
-60
-70
-10
+5
V2
dBc
dBc
dBc
MHz
dBm
Vp-p
Ohm
Ohm
+85
°C
0.6
Volts
Volts
0.4
Volts
Rev E
Page 2 of 7
CRYSTEK
CORPORATION
12730 Commonwealth Drive • Fort Myers, Florida 33913
Phone: 239-561-3311 • 800-237-3061
Fax: 239-561-1025 • www.crystek.com
M I C
of Crystek Corporation
ROWAVE
A Division
CPLL58-3160-3380
0.582"
×
0.800" SMD
Rev E
Page 3 of 7
CRYSTEK
CORPORATION
12730 Commonwealth Drive • Fort Myers, Florida 33913
Phone: 239-561-3311 • 800-237-3061
Fax: 239-561-1025 • www.crystek.com
M I C
of Crystek Corporation
ROWAVE
A Division
CPLL58-3160-3380
0.582"
×
0.800" SMD
0.800
0.600
0.520
0.440
0.360
0.280
0.200
V2 [Pin1]
0.00
GND
GND
0.00
GND
REF
V1
CRYSTEK
CPLL58
3160-3380
YYWW
0.171
0.251
0.331
0.411
GND
GND
GND
GND
GND
GND
GND
GND
LE
= Load Enable, CMOS Input
DATA = Serial Data Input
CLK = Clock
LD
= Lock Detect
REF = Reference Input
V1
= Analog Supply Input (VCO)
V2
= Digital Supply Input (PLL)
RF
= RF Output
DATA
0.582
LE
GND
CLK
TOP ORIENTATION MARK
0.150
0.000
0.052
0.000
0.000
Ramp-Up
3°C/Sec Max.
0.052
Pad Detail
RECOMMENDED REFLOW SOLDERING PROFILE
Critical Temperature Zone
Ramp-Down
6°C/Sec.
260°C
TEMPERATURE
217°C
200°C
150°C
Preheat
180 Secs. Max.
8 Minutes Max.
RF
LD
90 Secs. Max.
260°C for
10 Secs. Max.
Rev E
Page 4 of 7
CRYSTEK
CORPORATION
12730 Commonwealth Drive • Fort Myers, Florida 33913
Phone: 239-561-3311 • 800-237-3061
Fax: 239-561-1025 • www.crystek.com
M I C
of Crystek Corporation
ROWAVE
A Division
CPLL58-3160-3380
0.582"
×
0.800" SMD
ENVIRONMENTAL COMPLIANCE
Parameter
Mechanical Shock
Mechanical Vibration
Solderability
Resistance to Solvents
Conditions
MIL-STD-883, Method 2002
MIL-STD-883, Method 2007
MIL-STD-883, Method 1014
MIL-STD-883, Method 2016
Programming Guide for CPLL58-XXXX
Introduction
The CPLL58 uses a simple 3 wire interface to program four internal registers. See Figure 1.
t
3
CLOCK
t
4
t
1
DATA
DB23 (MSB)
DB22
t
2
DB2
DB1(CONTROL
BIT C2)
DB0(LSB)
(CONTROL BIT C1)
t
6
LE
t
5
LE
Figure 1. Timing Diagram
There are four 24 bit registers that need to be programmed. Which register is written into is simply
controlled by Control Bits C1 and C2. Table I summarizes the Truth Table for Control Bits C1 and C2.
Control Bits
C2
C1
0
0
1
1
0
1
0
1
R Counter
N Counter (A and B)
Function Latch (Including Prescaler)
Initialization Latch
Table I. C2, C1 Truth Table
Data Latch
Rev E
Page 5 of 7
CRYSTEK
CORPORATION
12730 Commonwealth Drive • Fort Myers, Florida 33913
Phone: 239-561-3311 • 800-237-3061
Fax: 239-561-1025 • www.crystek.com
查看更多>
ti C6000 DSP 的McASP口问题
大家好,目前我遇到了一个棘手的问题,希望大家帮助。 我们设计的电路为C67xx DSP通过McA...
菜鸟plus DSP 与 ARM 处理器
2812程序烧进flash,上电之后不会自动运行程序,需要再手动复位。
2812程序烧进flash,上电之后不会自动运行程序,需要再手动复位。这种情况是不是电源的上电顺序出...
elvike DSP 与 ARM 处理器
用什么工具开发pda
要开发一个PDA 的应用程序,这PDA 支持 Windows Mobile 5.0 请问用什么工...
iaw2005 嵌入式系统
单片机看门狗的作用
看门狗的作用是系统CPU正常工作时定时给看门狗喂狗,复位定时器,如果系统出问题,没有给看门狗喂狗,...
fish001 微控制器 MCU
中国LED人才网推荐百大联盟
网站负责人: 您好!“百大联盟”( http://union.baidajob.co...
百大联盟LED站 LED专区
有奖下载 “泰”想开车 智能篇:智能网联汽车,实现无忧驾驶
车载以太网 无损 测试 为智能汽车传输网络提速 汽车以太网正在成为新一代智能网联汽车信号互联...
EEWORLD社区 汽车电子
热门器件
热门资源推荐
器件捷径:
A0 A1 A2 A3 A4 A5 A6 A7 A8 A9 AA AB AC AD AE AF AG AH AI AJ AK AL AM AN AO AP AQ AR AS AT AU AV AW AX AY AZ B0 B1 B2 B3 B4 B5 B6 B7 B8 B9 BA BB BC BD BE BF BG BH BI BJ BK BL BM BN BO BP BQ BR BS BT BU BV BW BX BY BZ C0 C1 C2 C3 C4 C5 C6 C7 C8 C9 CA CB CC CD CE CF CG CH CI CJ CK CL CM CN CO CP CQ CR CS CT CU CV CW CX CY CZ D0 D1 D2 D3 D4 D5 D6 D7 D8 D9 DA DB DC DD DE DF DG DH DI DJ DK DL DM DN DO DP DQ DR DS DT DU DV DW DX DZ
需要登录后才可以下载。
登录取消