D ts e t
aa h e
R c e t r lc r nc
o h se Ee to is
Ma u a t r dCo o e t
n fc u e
mp n n s
R c e tr b a d d c mp n ns ae
o h se rn e
o oet r
ma ua trd u ig ete dewaes
n fcue sn i r i/ fr
h
p rh s d f m te oiia s p l r
uc a e r
o h r n l u pi s
g
e
o R c e tr waes rce td f m
r o h se
fr e rae r
o
te oiia I. Al rce t n ae
h
r nl P
g
l e rai s r
o
d n wi tea p o a o teOC
o e t h p rv l f h
h
M.
P r aetse u igoiia fcoy
at r e td sn r n la tr
s
g
ts p o rmso R c e tr e eo e
e t rga
r o h se d v lp d
ts s lt n t g aa te p o u t
e t oui s o u rne
o
rd c
me t o e c e teOC d t s e t
es r x e d h
M aa h e.
Qu l yOv riw
ai
t
e ve
• IO- 0 1
S 90
•A 92 cr ct n
S 1 0 et ai
i
o
• Qu l e Ma ua trr Ls (
ai d
n fcues it QML MI- R -
) LP F
385
53
•C a sQ Mitr
ls
lay
i
•C a sVS a eL v l
ls
p c ee
• Qu l e S p l r Ls o D sr uos( L )
ai d u pi s it f it b tr QS D
e
i
•R c e trsacic l u pir oD A a d
o h se i
r ia s p l t L n
t
e
me t aln u t a dD A sa d r s
es lid sr n L tn ad .
y
R c e tr lcrnc , L i c mmi e t
o h se Ee t is L C s o
o
tdo
t
s p ligp o u t ta s t f c so r x e t-
u pyn rd cs h t ai y u tme e p ca
s
t n fr u lya daee u loto eoiial
i s o q ai n r q a t h s r n l
o
t
g
y
s p l db id sr ma ua trr.
u pi
e yn ut
y n fcues
T eoiia ma ua trr d ts e t c o a yn ti d c me t e e t tep r r n e
h r n l n fcue’ aa h e a c mp n ig hs o u n r cs h ef ma c
g
s
o
a ds e ic t n o teR c e tr n fcue v rino ti d vc . o h se Ee t n
n p c ai s f h o h se ma ua trd eso f hs e ie R c e tr lcr -
o
o
isg aa te tep r r n eo i s mio d co p o u t t teoiia OE s e ic -
c u rne s h ef ma c ft e c n u tr rd cs o h r n l M p c a
o
s
g
t n .T pc lv le aefr eee c p r o e o l. eti mii m o ma i m rt g
i s ‘y ia’ au s r o rfrn e up s s ny C r n nmu
o
a
r xmu ai s
n
ma b b s do p o u t h rceiain d sg , i lt n o s mpetsig
y e a e n rd c c aa tr t , e in smuai , r a l e t .
z o
o
n
© 2 1 R cetr l t n s LC Al i t R sre 0 1 2 1
0 3 ohs E cr i , L . lRg s eevd 7 1 0 3
e e oc
h
T l r m r, l s v iw wrcl . m
o e n oe p ae it w . e c o
a
e
s
o ec
CS51411, CS51412,
CS51413, CS51414
1.5 A, 260 kHz and 520 kHz,
Low Voltage Buck
Regulators with External
Bias or Synchronization
Capability
The CS5141X products are 1.5 A buck regulator ICs. These devices
are fixed−frequency operating at 260 kHz and 520 kHz. The regulators
use the V
2
™
control architecture to provide unmatched transient
response, the best overall regulation and the simplest loop
compensation for today’s high−speed logic. These products
accommodate input voltages from 4.5 V to 40 V.
The CS51411 and CS51413 contain synchronization circuitry. The
CS51412 and CS51414 have the option of powering the controller
from an external 3.3 V to 6.0 V supply in order to improve efficiency,
especially in high input voltage, light load conditions.
The on−chip NPN transistor is capable of providing a minimum of
1.5 A of output current, and is biased by an external “boost” capacitor
to ensure saturation, thus minimizing on−chip power dissipation.
Protection circuitry includes thermal shutdown, cycle−by−cycle
current limiting and frequency foldback. The CS51411 and CS51413
are functionally pin−compatible with the LT1375. The CS51412 and
CS51414 are functionally pin−compatible with the LT1376.
Features
8
1
SOIC−8
D SUFFIX
CASE 751
1
http://onsemi.com
MARKING DIAGRAMS
8
5141x
ALYWy
G
18
1
CS5141xy
AWLYYWW
G
G
18
1
18−LEAD DFN
MN SUFFIX
CASE 505
•
V
2
Architecture Provides Ultrafast Transient Response, Improved
•
•
•
•
•
•
•
•
•
•
Regulation and Simplified Design
2.0% Error Amp Reference Voltage Tolerance
Switch Frequency Decrease of 4:1 in Short Circuit Conditions
Reduces Short Circuit Power Dissipation
BOOST Pin Allows “Bootstrapped” Operation to Maximize
Efficiency
Sync Function for Parallel Supply Operation or Noise Minimization
Shutdown Lead Provides Power−Down Option
85
mA
Quiescent Current During Power−Down
Thermal Shutdown
Soft−Start
Pin−Compatible with LT1375 and LT1376
These Devices are Pb−Free and are RoHS Compliant
5141x = Device Code
x = 1, 2, 3 or 4
A
= Assembly Location
L, WL = Wafer Lot
Y, YY = Year
W, WW = Work Week
y = E or G
G
= Pb−Free Package
ORDERING INFORMATION
See detailed ordering and shipping information in the package
dimensions section on page 18 of this data sheet.
©
Semiconductor Components Industries, LLC, 2013
May, 2013
−
Rev. 21
1
Publication Order Number:
CS51411/D
CS51411, CS51412, CS51413, CS51414
PIN CONNECTIONS
CS51411/3
BOOST
V
IN
V
SW
SHDNB
1
8
V
C
V
FB
GND
SYNC
BOOST
V
IN
V
IN
V
IN
Vsw
V
SW
V
SW
SHDNB
NC
1
2
3
4
5
6
7
8
9
CS51411/3
18
17
16
15
14
13
12
11
10
NC
V
C
V
FB
NC
NC
GND
NC
NC
SYNC
BOOST
V
IN
V
IN
V
IN
Vsw
V
SW
V
SW
BIAS
NC
1
2
3
4
5
6
7
8
9
CS51412/4
18
17
16
15
14
13
12
11
10
NC
V
C
V
FB
NC
NC
GND
NC
NC
SHDNB
CS51412/4
BOOST
V
IN
V
SW
BIAS
1
8
V
C
V
FB
GND
SHDNB
PACKAGE PIN DESCRIPTION
SOIC−8
Package Pin #
1
DFN18
Package Pin #
1
Pin Symbol
BOOST
Function
The BOOST pin provides additional drive voltage to the on−chip NPN
power transistor. The resulting decrease in switch on voltage increases
efficiency.
This pin is the main power input to the IC.
This is the connection to the emitter of the on−chip NPN power transistor
and serves as the switch output to the inductor. This pin may be
subjected to negative voltages during switch off−time. A catch diode is
required to clamp the pin voltage in normal operation. This node can
stand
−1.0
V for less than 50 ns during switch node flyback.
The BIAS pin connects to the on−chip power rail and allows the IC to run
most of its internal circuitry from the regulated output or another low
voltage supply to improve efficiency. The BIAS pin is left floating if this
feature is not used.
This pin provides the synchronization input.
Shutdown_bar input. This is an active−low logical input, TTL compatible,
with an internal pull−up current source. The IC goes into sleep mode,
drawing less than 85
mA
when the pin voltage is pulled below 1.0 V. This
pin may be left floating in applications where a shutdown function is not
required.
Power return connection for the IC.
The FB pin provides input to the inverting input of the error amplifier. If
V
FB
is lower than 0.29 V, the oscillator frequency is divided by four, and
current limit folds back to about 1 A. These features protect the IC under
severe overcurrent or short circuit conditions.
The V
C
pin provides a connection point to the output of the error
amplifier and input to the PWM comparator. Driving of this pin should be
avoided because on−chip test circuitry becomes active whenever
current exceeding 0.5 mA is forced into the IC.
No Connection
2
3
2, 3, 4
5, 6, 7
V
IN
V
SW
4
(CS51412/CS51414)
8
BIAS
5
(CS51411/CS51413)
5
(CS51412/CS51414)
4
(CS51411/CS51413)
6
7
10
10
(CS51412/CS51414)
8
(CS51411/CS51413)
13
16
SYNC
SHDNB
GND
V
FB
8
17
V
C
−
9, 11, 12, 14, 15, 18
NC
http://onsemi.com
2
18−Lead DFN
18−Lead DFN
CS51411, CS51412, CS51413, CS51414
PRODUCT SELECTION GUIDE
Part Number
CS51411E
CS51411G
CS51412E
CS51412G
CS51413E
CS51413G
CS51414E
CS51414G
Frequency
260 kHz
260 kHz
260 kHz
260 kHz
520 kHz
520 kHz
520 kHz
520 kHz
Temperature Range
−40°C
to 85°C
0°C to 70°C
−40°C
to 85°C
0°C to 70°C
−40°C
to 85°C
0°C to 70°C
−40°C
to 85°C
0°C to 70°C
Bias/Sync
Sync
Sync
Bias
Bias
Sync
Sync
Bias
Bias
D1
4.5 V
−
16 V
C2
100
mF
Shutdown
SYNC
4
5
U1 2
V
IN
SHDNB
SYNC
V
C
8
C4
0.1
mF
1
BOOST
CS51411/3
GND
6
V
FB
7
V
SW
3
C1
0.1
mF
1N4148
L1
15
mH
D3
1N5821
3.3 V
R1
205
C3
100
mF
R2
127
Figure 1. Application Diagram, 4.5 V
−
16 V to 3.3 V @ 1.0 A Converter
MAXIMUM RATINGS
Rating
Operating Junction Temperature Range, T
J
Lead Temperature Soldering:
Reflow for Leaded: (SMD styles only) (Note 1)
Reflow for Pb−Free: (SMD styles only) (Note 2)
Value
−40
to 150
230 peak
260 peak
(Note 3)
−65
to +150
2.0
Unit
°C
°C
°C
kV
Storage Temperature Range, T
S
ESD Damage Threshold (Human Body Model)
Stresses exceeding Maximum Ratings may damage the device. Maximum Ratings are stress ratings only. Functional operation above the
Recommended Operating Conditions is not implied. Extended exposure to stresses above the Recommended Operating Conditions may affect
device reliability.
1. 60−150 second above 183°C, 30 second maximum at peak.
2. 60−150 second above 217°C, 40 second maximum at peak.
3. +5°C/0°C allowable conditions, applies to both Pb and Pb−Free Devices.
http://onsemi.com
3
CS51411, CS51412, CS51413, CS51414
MAXIMUM RATINGS
Pin Name
V
IN
BOOST
V
SW
V
C
SHDNB
SYNC
BIAS
V
FB
GND
V
Max
40 V
40 V
40 V
7.0 V
7.0 V
7.0 V
7.0 V
7.0 V
7.0 V
V
MIN
−0.3
V
−0.3
V
−0.6
V/−1.0 V, t < 50 ns
−0.3
V
−0.3
V
−0.3
V
−0.3
V
−0.3
V
−0.3
V
I
SOURCE
N/A
N/A
4.0 A
1.0 mA
1.0 mA
1.0 mA
1.0 mA
1.0 mA
50 mA
I
SINK
4.0 A
100 mA
10 mA
1.0 mA
1.0 mA
1.0 mA
50 mA
1.0 mA
1.0 mA
ELECTRICAL CHARACTERISTICS
(−40°C < T
J
< 125°C (CS51411E/2E/3E/4E);
−40°C
< T
A
< 85°C (CS51411E/2E/3E/4E);
0°C < T
A
< 70°C (CS51411G/2G/3G/4G), 4.5 V< V
IN
< 40 V; unless otherwise specified.)
Characteristic
Oscillator
Operating Frequency
Operating Frequency
Frequency Line Regulation
Maximum Duty Cycle
V
FB
Frequency Foldback Threshold
PWM Comparator
Slope Compensation Voltage
Minimum Output Pulse Width
Power Switch
Current Limit
Foldback Current
Saturation Voltage
Current Limit Delay
Error Amplifier
Internal Reference Voltage
Reference PSRR
FB Input Bias Current
Output Source Current
Output Sink Current
Output High Voltage
Output Low Voltage
Unity Gain Bandwidth
Open Loop Amplifier Gain
Amplifier Transconductance
(Note 4)
−
V
C
= 1.270 V, V
FB
= 1.0 V
V
C
= 1.270 V, V
FB
= 2.0 V
V
FB
= 1.0 V
V
FB
= 2.0 V
(Note 4)
(Note 4)
(Note 4)
−
1.244
−
−
15
15
1.39
5.0
−
−
−
1.270
40
0.02
25
25
1.46
20
500
70
6.4
1.296
−
0.1
35
35
1.53
60
−
−
−
V
dB
mA
mA
mA
V
mV
kHz
dB
mA/V
V
FB
> 0.36 V
V
FB
< 0.29 V
I
OUT
= 1.5 A, V
BOOST
= V
IN
+ 2.5 V
(Note 4)
1.6
0.9
0.4
−
2.3
1.5
0.7
120
3.0
2.1
1.0
160
A
A
V
ns
CS51411/CS51412, Fix V
FB,
DV
C
/DT
ON
CS51413/CS51414
CS51411/CS51412, V
FB
to V
SW
CS51413/CS51414, V
FB
to V
SW
8.0
25
−
−
17
50
150
−
26
75
300
230
mV/ms
mV/ms
ns
ns
CS51411/CS51412
CS51413/CS51414
−
−
−
224
446
−
85
0.29
260
520
0.05
90
0.32
296
594
0.15
95
0.36
kHz
kHz
%/V
%
V
Test Conditions
Min
Typ
Max
Unit
4. Guaranteed by design, not 100% tested in production.
http://onsemi.com
4