首页 > 器件类别 > 无线/射频/通信 > 电信电路

CX28229

ATM/SONET/SDH IC, CMOS, PBGA256,

器件类别:无线/射频/通信    电信电路   

厂商名称:Synaptics Incorporated

下载文档
器件参数
参数名称
属性值
是否Rohs认证
不符合
包装说明
BGA, BGA256,16X16,40
Reach Compliance Code
compliant
JESD-30 代码
S-PBGA-B256
JESD-609代码
e0
端子数量
256
最高工作温度
85 °C
最低工作温度
-40 °C
封装主体材料
PLASTIC/EPOXY
封装代码
BGA
封装等效代码
BGA256,16X16,40
封装形状
SQUARE
封装形式
GRID ARRAY
电源
1.8,3.3 V
认证状态
Not Qualified
表面贴装
YES
技术
CMOS
温度等级
INDUSTRIAL
端子面层
Tin/Lead (Sn/Pb)
端子形式
BALL
端子节距
1 mm
端子位置
BOTTOM
Base Number Matches
1
文档预览
CX28224/5/9
Inverse Multiplexing for ATM (IMA) Family
Data Sheet
28229-DSH-001-B
January 2003
Ordering Information
Model Number
CX28224
CX28225
CX28229
Manufacturing Part
Number
28224-14
28225-14
28229-14
Product
Revision
D
D
D
Package
256-pin, 17 mm BGA
256-pin, 17 mm BGA
256-pin, 17 mm BGA
Operating Temperature
–40
°
C to 85
°
C
–40
°
C to 85
°
C
–40
°
C to 85
°
C
Revision History
Revision
A
Level
Preliminary
Date
July 2001
Description
Preliminary A version. Note that this document was
also released as a preliminary version under the
document numbers 101265P1 and 101265P2.
Preliminary B version.
Removed all references to PLCP and updated some of
the bit descriptions.
Restructured and enhanced document to include more
IMA related information.
Updated Ordering Information and a few register
descriptions to reflect the CX28229-13 part.
Updated to reflect the -14 part. Section 8, Electrical
and Mechanical Specifications, improved and noted
with change bars.
Revised document number to reflect new numbering
system: new document number is 28229-DSH-001-B.
Removed Prelimary document designations. Replaced
hysteresis references with TTL levels in
Table 8-16.
B
C
D
E
F
Preliminary
Preliminary
Preliminary
Preliminary
Preliminary
September 2001
September 2001
April 2002
May 2002
September 2002
A
Released
January 2003
© 2001, 2002,
Mindspeed Technologies™, a Conexant business
All Rights Reserved.
Information in this document is provided in connection with Mindspeed Technologies (“Mindspeed”) products. These materials are provided by
Mindspeed as a service to its customers and may be used for informational purposes only. Mindspeed assumes no responsibility for errors or
omissions in these materials. Mindspeed may make changes to specifications and product descriptions at any time, without notice. Mindspeed
makes no commitment to update the information and shall have no responsibility whatsoever for conflicts or incompatibilities arising from future
changes to its specifications and product descriptions.
No license, express or implied, by estoppel or otherwise, to any intellectual property rights is granted by this document. Except as provided in
Mindspeed’s Terms and Conditions of Sale for such products, Mindspeed assumes no liability whatsoever.
THESE MATERIALS ARE PROVIDED “AS IS” WITHOUT WARRANTY OF ANY KIND, EITHER EXPRESS OR IMPLIED, RELATING TO SALE
AND/OR USE OF MINDSPEED PRODUCTS INCLUDING LIABILITY OR WARRANTIES RELATING TO FITNESS FOR A PARTICULAR
PURPOSE, CONSEQUENTIAL OR INCIDENTAL DAMAGES, MERCHANTABILITY, OR INFRINGEMENT OF ANY PATENT, COPYRIGHT OR
OTHER INTELLECTUAL PROPERTY RIGHT. MINDSPEED FURTHER DOES NOT WARRANT THE ACCURACY OR COMPLETENESS OF
THE INFORMATION, TEXT, GRAPHICS OR OTHER ITEMS CONTAINED WITHIN THESE MATERIALS. MINDSPEED SHALL NOT BE
LIABLE FOR ANY SPECIAL, INDIRECT, INCIDENTAL, OR CONSEQUENTIAL DAMAGES, INCLUDING WITHOUT LIMITATION, LOST
REVENUES OR LOST PROFITS, WHICH MAY RESULT FROM THE USE OF THESE MATERIALS.
Mindspeed products are not intended for use in medical, lifesaving or life sustaining applications. Mindspeed customers using or selling
Mindspeed products for use in such applications do so at their own risk and agree to fully indemnify Mindspeed for any damages resulting from
such improper use or sale.
The following are trademarks of Conexant Systems, Inc.: Mindspeed Technologies™, the Mindspeed™ logo, and “Build It First”™. Product
names or services listed in this publication are for identification purposes only, and may be trademarks of third parties. Third-party brands and
names are the property of their respective owners.
For additional disclaimer information, please consult Mindspeed Technologies Legal Information posted at
www.mindspeed.com
which is
incorporated by reference.
28229-DSH-001-B
Mindspeed Technologies
CX28224/5/9
Inverse Multiplexing for ATM (IMA) Family
The CX2822x family of devices provides system designers with a complete integrated
Distinguishing Features
IMA solution for up to 32 ports. All devices include a Transmission Convergence
!
Complete IMA solution in a single package
block to perform cell delineation, on-board RAM to meet ATM forum requirements
"
2 port, CX28224, 17mm BGA
"
4 port, CX28225, 17mm BGA
for differential delay compensation and a dual mode (UTOPIA or Serial) PHY layer
"
8/32 port, CX28229, 17mm BGA
interface.
Source code for all required software functions is available from Mindspeed. Since
all processing intensive functions are performed in hardware, they require only
minimal overhead from the system processor.
The TC block is capable of bit level cell delineation, which allows for direct connection
DSL serial data streams without a frame sync pulse. Individual ports can be operated
in a 'pass thru' mode without the IMA overhead.
The CX28229 provides direct connection to 8 serial links or can be expanded to a 32
port IMA using the PHY side UTOPIA bus and external TC devices such as the
RS8228. In addition, an external memory bus allows the differential delay memory to
access up to 2 Mbytes of external RAM.
!
!
!
!
!
!
!
!
!
Field tested software available
Supports up to 32 ports using external TC
PHYs
Up to 16 IMA groups
Supports the IMA standard requirements
for 25 ms differential delay with 256K
Internal memory
Memory expandable to 2 M bytes via
external bus (CX28229 only)
UTOPIA level 2 interfaces
Glueless interface to Mindspeed Framers
Octet or Bit level cell delineation
Variable link data rates (64K–3.072 Mb/s)
Functional Block Diagram
CX28229
External Memory Interface
TC Block
ATMmux[7,6] = 10 and
PhyIntFcSel pin = high
cell processor
cell processor
TC BLOCK UTOPIA INTERFACE
Line interface 0
Line interface 1
ATMmux[7,6] = 10
ATMmux[7,6] = 01
RX FIFO
PHY layer
UTOPIA 2 interface
Differential Delay
memory interface
Rx Block
ATMmux[7,6] = 01 and
PhyIntFcSel pin = Low
cell processor
Line interface 4
PhyIntFcSel Pin
high
cell processor
cell processor
cell processor
Line interface 5
Line interface 6
Line interface 7
IMA
Engine
Tx Block
Control
Registers
Status
Registers
Clock
interface
OneSec
IMA clocks
IMA_SysClk
IMA_RefClk
JTAG
Micro interface
Micro
Clocks
OneSecIO
TxTRL[0]
TxTRL[1]
MicroClk
28229-DSH-001-B
Mindspeed Technologies
8 KHzIn
PhyIntFcSel pin tied low
TC
Counters
TC Status
Registers
TC Control
Registers
Phy SIDE INTERFACE PINS
TX FIFO
low
ATM LAYER UTOPIA INTERFACE PINS
Internal
256Kx8
SRAM
RX FIFO
TX FIFO
IMA Block
0
extmemsel pin
cell processor
cell processor
Line interface 2
Line interface 3
1
PhyIntFcSel pin tied high
ATM layer
UTOPIA 2 interface
iii
IMA Features
!
!
!
Cell Delineation Section
!
UTOPIA Interfaces
!
!
!
!
!
!
!
!
Field proven design
All software available
Supports variable link data rates (64K–
3.072 Mb/s)
Internal memory
Connects directly to the Mindspeed
SARs for inexpensive CPE solutions
CX28224 2 ports
CX28225 4 ports
CX28229 32 ports
"
Memory expandable to 2 M bytes via
external bus
"
Up to 16 independent groups (using
external PHYs):
Each group can have up to 8 links.
Supports IMA versions 1.0 and 1.1
Fractional T1/E1
!
!
!
!
Supports ATM cell interface for:
"
Circuit-based physical layer
"
Cell-based physical layer
Performs single-bit HEC correction and
single- or multiple-bit detection
Inserts headers and generates HEC
Direct connection to external
Mindspeed components for:
"
T1/E1
"
xDSL
"
General purpose mode
Byte-level or bit-level cell delineation
!
UTOPIA Level 2 Interface to ATM Layer:
"
8/16 bit operation
"
50 MHz
PHY-side UTOPIA Interface:
"
8-bit UTOPIA Level 2
"
Supports 32 ports via dual CLAV
and Enable lines
Counters/Status Register Section
!
!
!
!
Control and Status
Microprocessor Interface
!
!
!
!
!
!
!
Asynchronous SRAM-like interface
mode
Synchronous, glueless Bt8233/RS8234
SAR interface mode
8-bit data bus
Open-drain interrupt output
Open-drain ready output
8–33 MHz operation
All control registers are read/write
Summary interrupt indications
Configuration of interrupt enables
One-second counter latching
Counters for:
"
LOCD events
"
Corrected HEC errors
"
Uncorrected HEC errors
"
Transmitted cells
"
Matching received cells
"
Non-matching received cells
28229-DSH-001-B
Mindspeed Technologies
iv
Contents
Figures . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . xi
Tables . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . xiii
1
Introduction to IMA. . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 1-1
1.1
Introduction To Inverse Multiplexing for ATM . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 1-2
1.1.1 IMA Framing . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 1-4
1.1.2 IMA Control Protocol Cells . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 1-5
1.1.3 Link State Machine . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 1-8
1.1.4 Transmit Clocks . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 1-8
1.1.5 Differential Delay. . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 1-9
Software Overview. . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 1-10
1.2.1 Software Subsystems . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 1-12
1.2.2 Configuration (CF) . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 1-12
1.2.3 Diagnostics (DG) . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 1-12
1.2.4 Failure Monitoring (FM) . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 1-12
1.2.5 Performance Monitoring (PM) . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 1-13
1.2.6 Group State Machine . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 1-13
1.2
2
CX2822x Hardware Description . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 2-1
2.1
2.2
2.3
2.4
2.5
2.6
2.7
2.8
Logic Diagram . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . .
Pin Diagram and Definitions (UTOPIA-to-UTOPIA Configuration) . . . . . . . . . . . . . . . . . . . . . . . . . . . .
Pin Diagram and Definitions (UTOPIA-to-Serial Configuration) . . . . . . . . . . . . . . . . . . . . . . . . . . . . .
Stand Alone Cell Delineation . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . .
Source Loopback (UTOPIA-to-Serial Configuration Only) . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . .
Far-End Line Loopback (Serial Configuration Only) . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . .
Application Overview . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . .
Reference Designs. . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . .
2-1
2-3
2-18
2-34
2-35
2-36
2-37
2-37
3
IMA Clocks . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 3-1
3.1
Common Applications . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . .
3.1.1 T1/E1 Using Internal Serial Ports . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . .
3.1.1.1 Using IMA_SysClk as the Transmit Clock. . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . .
3.1.1.2 Using IMA_RefClk as the Transmit Clock . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . .
3.1.2 DSL/T1/E1 Using UTOPIA-to-UTOPIA Interfaces . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . .
3-4
3-4
3-4
3-6
3-8
28229-DSH-001-B
Mindspeed Technologies
v
查看更多>
给24位的ADC芯片提供
给24位的ADC芯片提供高精度的外部基准,精度越高越好,有哪些型号推荐?单片机供电3.3V 给2...
QWE4562009 测试/测量
msp430g2553 怎样输出电压
这个芯片没有带da模块,要怎么实现输出不同的电压(0.5V-1.5V-2.5V) msp430g2...
zhangconghh 微控制器 MCU
UC3842直接电源驱动问题
要求:200KHZ,在变压器的输入端加12V,输出时85V的反激DC-DC电源 这样设计可行吗?...
小瑞 模拟与混合信号
ecos自己写的驱动模块加上后,其他部分工作不正常
我现在在写一个eCos上面的usb驱动。我是在cyg_start里面想自己调用,可是我自己调用不成功...
riple 嵌入式系统
sim300 摄像头 彩信
最近在用lpc1769 用gsm模块sim300,通过摄像头拍照 发送彩信,可是彩信总是显示不了,求...
lovechina2012 嵌入式系统
Tcpmp Interface中如何贴bitmap图片?
各路高手: 在TCPMP程序中,我想通过修改Interface来贴自已的bitmap图片,请问要怎...
elton0296 嵌入式系统
热门器件
热门资源推荐
器件捷径:
E0 E1 E2 E3 E4 E5 E6 E7 E8 E9 EA EB EC ED EE EF EG EH EI EJ EK EL EM EN EO EP EQ ER ES ET EU EV EW EX EY EZ F0 F1 F2 F3 F4 F5 F6 F7 F8 F9 FA FB FC FD FE FF FG FH FI FJ FK FL FM FN FO FP FQ FR FS FT FU FV FW FX FY FZ G0 G1 G2 G3 G4 G5 G6 G7 G8 G9 GA GB GC GD GE GF GG GH GI GJ GK GL GM GN GO GP GQ GR GS GT GU GV GW GX GZ H0 H1 H2 H3 H4 H5 H6 H7 H8 HA HB HC HD HE HF HG HH HI HJ HK HL HM HN HO HP HQ HR HS HT HU HV HW HX HY HZ I1 I2 I3 I4 I5 I6 I7 IA IB IC ID IE IF IG IH II IK IL IM IN IO IP IQ IR IS IT IU IV IW IX J0 J1 J2 J6 J7 JA JB JC JD JE JF JG JH JJ JK JL JM JN JP JQ JR JS JT JV JW JX JZ K0 K1 K2 K3 K4 K5 K6 K7 K8 K9 KA KB KC KD KE KF KG KH KI KJ KK KL KM KN KO KP KQ KR KS KT KU KV KW KX KY KZ
需要登录后才可以下载。
登录取消