首页 > 器件类别 >

CY2SSTV857LFXC-32T

Differential Clock Buffer/Driver DDR400/PC3200-Compliant

厂商名称:Cypress(赛普拉斯)

下载文档
文档预览
CY2SSTV857-32
Differential Clock Buffer/Driver
DDR400/PC3200-Compliant
Features
• Operating frequency: 60 MHz to 230 MHz
• Supports 400-MHz DDR SDRAM
• 10 differential outputs from one differential input
• Spread-Spectrum-compatible
• Low jitter (cycle-to-cycle): < 75
• Very low skew: < 100 ps
• Power management control input
• High-impedance outputs when input clock < 20 MHz
• 2.6V operation
• Pin-compatible with CDC857-2 and -3
• 48-pin TSSOP and 40 QFN package
• Industrial temperature of –40°C to 85°C
• Conforms to JEDEC DDR specification
Description
The CY2SSTV857-32 is a high-performance, low-skew,
low-jitter zero-delay buffer designed to distribute differential
clocks in high-speed applications. The CY2SSTV857-32
generates ten differential pair clock outputs from one differ-
ential pair clock input. In addition, the CY2SSTV857-32
features differential feedback clock outpts and inputs. This
allows the CY2SSTV857-32 to be used as a zero delay buffer.
When used as a zero delay buffer in nested clock trees, the
CY2SSTV857-32 locks onto the input reference and translates
with near-zero delay to low-skew outputs.
Block Diagram
3
2
Pin Configuration
Y0
Y0#
Y1
Y1#
Y2
Y2#
Y3
Y3#
Y4
Y4#
Y5
Y5#
Y6
Y6#
Y7
Y7#
Y8
Y8#
Y9
Y9#
FBOUT
FBOUT#
VS S
Y0 #
Y0
VD D Q
Y1
Y1 #
VS S
VS S
Y2 #
Y2
VD D Q
VD D Q
CLK
C LK#
VD D Q
AVD D
AVS S
VS S
Y3 #
Y3
VD D Q
Y4
32
33
1
2
3
4
5
6
7
8
9
10
11
12
13
14
15
16
17
18
19
20
21
22
23
24
48
47
46
45
44
43
42
41
40
39
38
37
36
35
34
33
32
31
30
29
28
27
26
25
VS S
Y5 #
Y5
VD D Q
Y6
Y6 #
VS S
VS S
Y7 #
Y7
VD D Q
PD#
FB IN
FB IN #
VD D Q
FB O U T #
FB O U T
VS S
Y8 #
Y8
VD D Q
Y9
Y9 #
VS S
PD
37
AVDD
16
Test and
Powerdown
Logic
5
6
10
9
20
19
22
23
46
47
44
43
CY2SSTV857-32
CLK
CLK#
FBIN
FBIN#
13
14
36
35
39
40
PLL
29
30
27
26
Y4 #
VS S
48 TSSOP Package
Cypress Semiconductor Corporation
Document #: 38-07557 Rev. *E
3901 North First Street
San Jose
,
CA 95134
408-943-2600
Revised January 12, 2005
CY2SSTV857-32
40 QFN Package
VDDQ
VDDQ
Y1#
Y0#
Y5#
Y1
Y0
Y5
Y6
Y6#
VSS
Y2#
Y2
VDDQ
CLK
CLK#
VDDQ
AVDD
AVSS
VSS
1
2
3
4
5
6
7
8
9
40 39 38 37 36 35 34 33 32 31
30
29
28
Y7#
Y7
VDDQ
PD#
FBIN
FBIN#
VDDQ
VDDQ
FBOUT#
FBOUT
40 QFN
CY2SSTV857-32
27
26
25
24
23
22
10 11 12 13 14 15 16 17 18 19 20 21
Y3#
Y4#
Y9#
Y4
Y9
Y8
y3
VDDQ
Pin Description
Pin #
48 TSSOP
13, 14
35
36
3, 5, 10, 20, 22
2, 6, 9, 19, 23
5,6
25
26
37,39,3,12,14
36,40,2,11,15
Pin #
40 QFN
Pin Name
CLK, CLK#
FBIN#
FBIN
Y(0:4)
Y#(0:4)
Y(9:5)
Y#(9:5)
FBOUT
I/O
[1]
I
I
I
O
O
O
O
O
Pin Description
Differential Clock Input.
Electrical
Characteristics
LV Differential Input
Feedback Clock Input.
Connect to FBOUT# for Differential Input
accessing the PLL.
Feedback Clock Input.
Connect to FBOUT for
accessing the PLL.
Clock Outputs.
Clock Outputs.
Clock Outputs.
Clock Outputs.
Feedback Clock Output.
Connect to FBIN for Differential Outputs
normal operation. A bypass delay capacitor at
this output will control Input Reference/Output
Clocks phase relationships.
Feedback Clock Output.
Connect to FBIN# for
normal operation. A bypass delay capacitor at
this output will control Input Reference/Output
Clocks phase relationships.
Power Down Input.
When PD# is set HIGH, all
Q and Q# outputs are enabled and switch at the
same frequency as CLK. When set LOW, all Q
and Q# outputs are disabled Hi-Z and the PLL
is powered down.
2.6V Power Supply for Output Clock Buffers.
2.6V Nominal
2.6V Power Supply for PLL.
When VDDA is at 2.6V Nominal
GND, PLL is bypassed and CLK is buffered
directly to the device outputs. During disable
(PD# = 0), the PLL is powered down.
Common Ground.
Analog Ground.
0.0V Ground
0.0V Analog
Ground
Differential Outputs
Differential Outputs
27, 29, 39, 44, 46 17,19,29,32,34
26, 30, 40, 43, 47 16,20,30,31,35
32
21
33
22
FBOUT#
O
37
27
PD#
I
4, 11,12,15, 21,
28, 34, 38, 45
16
4,7,13,18,23,24,
28,33,38
8
VDDQ
AVDD
1, 7, 8, 18, 24, 25, 1,10
31, 41, 42, 48
17
9
VSS
AVSS
Note:
1. A bypass capacitor (0.1µF) should be placed as close as possible to each positive power pin (<0.2”). If these bypass capacitors are not close to the pins, their
high-frequency filtering characteristic will be cancelled by the lead inductance of the traces.
Document #: 38-07557 Rev. *E
VDDQ
Y8#
Page 2 of 9
CY2SSTV857-32
Zero Delay Buffer
When used as a zero delay buffer the CY2SSTV857-32 will
likely be in a nested clock tree application. For these applica-
tions, the CY2SSTV857-32 offers a differential clock input pair
as a PLL reference. The CY2SSTV857-32 then can lock onto
the reference and translate with near zero delay to low-skew
outputs. For normal operation, the external feedback input,
FBIN, is connected to the feedback output, FBOUT. By
connecting the feedback output to the feedback input the
propagation delay through the device is eliminated. The PLL
works to align the output edge with the input reference edge
thus producing a near zero delay. The reference frequency
affects the static phase offset of the PLL and thus the relative
delay between the inputs and outputs.
Table 1. Function Table
Inputs
AVDD
GND
GND
X
X
2.6V
2.6V
2.6V
PD#
H
H
L
L
H
H
H
CLK
L
H
L
H
L
H
< 20 MHz
CLK#
H
L
H
L
H
L
< 20 MHz
Y
L
H
Z
Z
L
H
Hi-Z
Y#
H
L
Z
Z
H
L
Hi-Z
Outputs
FBOUT
L
H
Z
Z
L
H
Hi-Z
FBOUT#
H
L
Z
Z
H
L
HI-Z
PLL
BYPASSED/OFF
BYPASSED/OFF
Off
OFF
On
On
Off
When VDDA is strapped LOW, the PLL is turned off and
bypassed for test purposes.
Power Management
Output enable/disable control of the CY2SSTV857-32 allows
the user to implement power management schemes into the
design. Outputs are three-stated/disabled when PD# is
asserted LOW (see
Table 1).
CLKIN
FBIN
t
(phase error)
FBOUT
Yx
t
sk(o)
Yx
Yx
t
sk(o)
Figure 1. Phase Error and Skew Waveforms
Document #: 38-07557 Rev. *E
Page 3 of 9
CY2SSTV857-32
CLKIN
Yx or FBIN
t
pd
Figure 2. Propagation Delay Time t
PLH
, t
PHL
Yx
t
C(n)
t
C(n+1)
Figure 3. Cycle-to-cycle Jitter
= 2.5"
DDR _SDRAM
represents a capacitive load
CLK
120
Ohm
CLK#
PLL
= 0.6" (Split to Terminator)
DDR -
SDRAM
VTR
FBIN
120
Ohm
FBIN#
FBOUT
FBOUT#
0.3"
VCP
DDR -
SDRAM
120
Ohm
Output load capacitance for 2 DDR-SDRAM Loads: 5 pF< CL< 8 pF
Figure 4. Clock Structure # 1
Document #: 38-07557 Rev. *E
Page 4 of 9
CY2SSTV857-32
= 2.5"
DDR-SDRAM
represents a capacitive load
CLK
120 Ohm
CLK#
VTR
FBIN
120 Ohm
FBIN#
FBOUT
DDR-SDRAM
= 0.6" (Split to Terminator)
DDR-SDRAM
PLL
DDR-SDRAM
DDR-SDRAM
Stack
VCP
DDR-SDRAM
120 Ohm
DDR-SDRAM
Stack
FBOUT#
0.3"
Output load capacitancce for 4 DDR-SDRAM Loads: 10 pF < CL < 16 pF
Figure 5. Clock Structure # 1
VDDQ
VDDQ
V D D Q /2
14 pF
OUT
60 O hm
VTR
R
T
= 120 O hm
OUT#
60 O hm
14 pF
V D D Q /2
VCP
R e c e iv e r
Figure 6. Differential Signal Using Direct Termination Resistor
Document #: 38-07557 Rev. *E
Page 5 of 9
查看更多>
使用dsPIC30F MCU 控制交流感应电机
如何使用dsPIC30F MCU 来控制交流感应电机。dsPICDEM MC 电机控制开发系统带有电...
lorant Microchip MCU
造车狂想|阅读 PI 汽车电子资料,说说你对造车的那些看法!
在全球性节能车竞赛 Shell Eco-Marathon上,数百支学生团队每年以自行研发的节能车参...
EEWORLD社区 汽车电子
Qorvo PAC芯片在无线吸尘器的应用
该款吸尘器采用了 Qorvo 的 CST32251 芯片,这是一颗高度集成的电机控制 SoC,...
alan000345 RF/无线
DSP28 fir低通滤波器的设计源码
#include stdio.h #include math.h #include DSP28...
灞波儿奔 微控制器 MCU
[求救]SOT23封装的型号查询
高手麻烦赐教,我有几个SOT23封装的管子,不知道型号是什么的,我把这几个管子的光刻发上来,麻烦有...
i闲人 单片机
hzk14 下载
http://download.eeworld.net/source/181040 hzk14 下载...
wxwy 嵌入式系统
热门器件
热门资源推荐
器件捷径:
S0 S1 S2 S3 S4 S5 S6 S7 S8 S9 SA SB SC SD SE SF SG SH SI SJ SK SL SM SN SO SP SQ SR SS ST SU SV SW SX SY SZ T0 T1 T2 T3 T4 T5 T6 T7 T8 T9 TA TB TC TD TE TF TG TH TI TJ TK TL TM TN TO TP TQ TR TS TT TU TV TW TX TY TZ U0 U1 U2 U3 U4 U6 U7 U8 UA UB UC UD UE UF UG UH UI UJ UK UL UM UN UP UQ UR US UT UU UV UW UX UZ V0 V1 V2 V3 V4 V5 V6 V7 V8 V9 VA VB VC VD VE VF VG VH VI VJ VK VL VM VN VO VP VQ VR VS VT VU VV VW VX VY VZ W0 W1 W2 W3 W4 W5 W6 W7 W8 W9 WA WB WC WD WE WF WG WH WI WJ WK WL WM WN WO WP WR WS WT WU WV WW WY X0 X1 X2 X3 X4 X5 X7 X8 X9 XA XB XC XD XE XF XG XH XK XL XM XN XO XP XQ XR XS XT XU XV XW XX XY XZ Y0 Y1 Y2 Y4 Y5 Y6 Y9 YA YB YC YD YE YF YG YH YK YL YM YN YP YQ YR YS YT YX Z0 Z1 Z2 Z3 Z4 Z5 Z6 Z8 ZA ZB ZC ZD ZE ZF ZG ZH ZJ ZL ZM ZN ZP ZR ZS ZT ZU ZV ZW ZX ZY
需要登录后才可以下载。
登录取消