首页 > 器件类别 > 存储

CY7C1412KV18-333BZXI

SRAM 36MB (2Mx18) 1.8v 333MHz QDR II SRAM

器件类别:存储   

厂商名称:Cypress(赛普拉斯)

下载文档
CY7C1412KV18-333BZXI 在线购买

供应商:

器件:CY7C1412KV18-333BZXI

价格:-

最低购买:-

库存:点击查看

点击购买

器件参数
参数名称
属性值
产品种类
Product Category
SRAM
制造商
Manufacturer
Cypress(赛普拉斯)
RoHS
Details
Memory Size
36 Mbit
Organization
2 M x 18
Access Time
0.45 ns
Maximum Clock Frequency
333 MHz
接口类型
Interface Type
Parallel
电源电压-最大
Supply Voltage - Max
1.9 V
电源电压-最小
Supply Voltage - Min
1.7 V
Supply Current - Max
750 mA
最小工作温度
Minimum Operating Temperature
- 40 C
最大工作温度
Maximum Operating Temperature
+ 85 C
安装风格
Mounting Style
SMD/SMT
封装 / 箱体
Package / Case
FBGA-165
系列
Packaging
Tray
Memory Type
QDR
Moisture Sensitive
Yes
工厂包装数量
Factory Pack Quantity
136
类型
Type
Synchronous
文档预览
CY7C1425KV18
CY7C1412KV18
CY7C1414KV18
36-Mbit QDR
®
II SRAM Two-Word
Burst Architecture
36-Mbit QDR
®
II SRAM Two-Word Burst Architecture
Features
Configurations
CY7C1425KV18 – 4M × 9
CY7C1412KV18 – 2M × 18
CY7C1414KV18 – 1M × 36
Separate independent read and write data ports
Supports concurrent transactions
333 MHz clock for high bandwidth
Two-word burst on all accesses
Double data rate (DDR) Interfaces on both read and write ports
(data transferred at 666 MHz) at 333 MHz
Two input clocks (K and K) for precise DDR timing
SRAM uses rising edges only
Two input clocks for output data (C and C) to minimize clock
skew and flight time mismatches
Echo clocks (CQ and CQ) simplify data capture in high speed
systems
Single multiplexed address input bus latches address inputs
for both read and write ports
Separate port selects for depth expansion
Synchronous internally self-timed writes
QDR
®
II operates with 1.5 cycle read latency when DOFF is
asserted HIGH
Operates similar to QDR I device with 1 cycle read latency when
DOFF is asserted LOW
Available in × 9, × 18, and × 36 configurations
Full data coherency, providing most current data
Core V
DD
= 1.8 V (±0.1 V); I/O V
DDQ
= 1.4 V to V
DD
Supports both 1.5 V and 1.8 V I/O supply
Available in 165-ball FBGA package (13 × 15 × 1.4 mm)
Offered in both Pb-free and non Pb-free Packages
Variable drive HSTL output buffers
JTAG 1149.1 compatible test access port
Phase locked loop (PLL) for accurate data placement
Functional Description
The CY7C1425KV18, CY7C1412KV18, and CY7C1414KV18
are 1.8 V synchronous pipelined SRAMs, equipped with QDR II
architecture. QDR II architecture consists of two separate ports:
the read port and the write port to access the memory array. The
read port has dedicated data outputs to support read operations
and the write port has dedicated data inputs to support write
operations. QDR II architecture has separate data inputs and
data outputs to completely eliminate the need to “turnaround” the
data bus that exists with common I/O devices. Access to each
port is through a common address bus. Addresses for read and
write addresses are latched on alternate rising edges of the input
(K) clock. Accesses to the QDR II read and write ports are
completely independent of one another. To maximize data
throughput, both read and write ports are equipped with DDR
interfaces. Each address location is associated with two 9-bit
words (CY7C1425KV18), 18-bit words (CY7C1412KV18), or
36-bit words (CY7C1414KV18) that burst sequentially into or out
of the device. Because data can be transferred into and out of
the device on every rising edge of both input clocks (K and K and
C and C), memory bandwidth is maximized while simplifying
system design by eliminating bus turnarounds.
Depth expansion is accomplished with port selects, which
enables each port to operate independently.
All synchronous inputs pass through input registers controlled by
the K or K input clocks. All data outputs pass through output
registers controlled by the C or C (or K or K in a single clock
domain) input clocks. Writes are conducted with on-chip
synchronous self-timed write circuitry.
For a complete list of related documentation, click
here.
Selection Guide
Description
Maximum operating frequency
Maximum operating current
×9
× 18
× 36
333 MHz
333
730
750
910
300 MHz
300
680
700
850
250 MHz
250
590
610
730
Unit
MHz
mA
Cypress Semiconductor Corporation
Document Number: 001-57825 Rev. *N
198 Champion Court
San Jose
,
CA 95134-1709
408-943-2600
Revised November 16, 2016
CY7C1425KV18
CY7C1412KV18
CY7C1414KV18
Logic Block Diagram – CY7C1425KV18
D
[8:0]
9
Read Add. Decode
Write Add. Decode
A
(20:0)
21
Write
Reg
Address
Register
Write
Reg
Address
Register
21
A
(20:0)
2M x 9 Array
2M x 9 Array
K
K
CLK
Gen.
Control
Logic
RPS
C
C
CQ
DOFF
Read Data Reg.
18
V
REF
WPS
BWS
[0]
9
Control
Logic
9
Reg.
Reg.
Reg.
9
9
9
CQ
Q
[8:0]
Logic Block Diagram – CY7C1412KV18
D
[17:0]
18
Read Add. Decode
Write Add. Decode
A
(19:0)
20
Write
Reg
Address
Register
Write
Reg
Address
Register
20
A
(19:0)
1M x 18 Array
1M x 18 Array
K
K
CLK
Gen.
Control
Logic
RPS
C
C
CQ
DOFF
Read Data Reg.
36
V
REF
WPS
BWS
[1:0]
18
Control
Logic
18
Reg.
Reg.
Reg. 18
18
18
CQ
Q
[17:0]
Document Number: 001-57825 Rev. *N
Page 2 of 33
CY7C1425KV18
CY7C1412KV18
CY7C1414KV18
Logic Block Diagram – CY7C1414KV18
36
D
[35:0]
Read Add. Decode
Write Add. Decode
A
(18:0)
19
Write
Reg
Address
Register
Write
Reg
Address
Register
19
A
(18:0)
512K x 36 Array
512K x 36 Array
K
K
CLK
Gen.
Control
Logic
RPS
C
C
CQ
DOFF
Read Data Reg.
72
V
REF
WPS
BWS
[3:0]
36
Control
Logic
36
Reg.
Reg.
Reg. 36
36
36
CQ
Q
[35:0]
Document Number: 001-57825 Rev. *N
Page 3 of 33
CY7C1425KV18
CY7C1412KV18
CY7C1414KV18
Contents
Pin Configurations ........................................................... 5
Pin Definitions .................................................................. 7
Functional Overview ........................................................ 8
Read Operations ......................................................... 8
Write Operations ......................................................... 9
Byte Write Operations ................................................. 9
Concurrent Transactions ............................................. 9
Depth Expansion ......................................................... 9
Programmable Impedance .......................................... 9
Echo Clocks ................................................................ 9
PLL .............................................................................. 9
Application Example ...................................................... 10
Truth Table ...................................................................... 11
Write Cycle Descriptions ............................................... 11
Write Cycle Descriptions ............................................... 12
Write Cycle Descriptions ............................................... 12
IEEE 1149.1 Serial Boundary Scan (JTAG) .................. 13
Disabling the JTAG Feature ...................................... 13
Test Access Port ....................................................... 13
Performing a TAP Reset ........................................... 13
TAP Registers ........................................................... 13
TAP Instruction Set ................................................... 13
TAP Controller State Diagram ....................................... 15
TAP Controller Block Diagram ...................................... 16
TAP Electrical Characteristics ...................................... 16
TAP AC Switching Characteristics ............................... 17
TAP Timing and Test Conditions .................................. 18
Identification Register Definitions ................................ 19
Scan Register Sizes ....................................................... 19
Instruction Codes ........................................................... 19
Boundary Scan Order .................................................... 20
Power Up Sequence in QDR II SRAM ........................... 21
Power Up Sequence ................................................. 21
PLL Constraints ......................................................... 21
Maximum Ratings ........................................................... 22
Operating Range ............................................................. 22
Neutron Soft Error Immunity ......................................... 22
Electrical Characteristics ............................................... 22
DC Electrical Characteristics ..................................... 22
AC Electrical Characteristics ..................................... 24
Capacitance .................................................................... 24
Thermal Resistance ........................................................ 24
AC Test Loads and Waveforms ..................................... 24
Switching Characteristics .............................................. 25
Switching Waveforms .................................................... 27
Ordering Information ...................................................... 28
Ordering Code Definitions ......................................... 28
Package Diagram ............................................................ 29
Acronyms ........................................................................ 30
Document Conventions ................................................. 30
Units of Measure ....................................................... 30
Document History Page ................................................. 31
Sales, Solutions, and Legal Information ...................... 33
Worldwide Sales and Design Support ....................... 33
Products .................................................................... 33
PSoC®Solutions ....................................................... 33
Cypress Developer Community ................................. 33
Technical Support ..................................................... 33
Document Number: 001-57825 Rev. *N
Page 4 of 33
CY7C1425KV18
CY7C1412KV18
CY7C1414KV18
Pin Configurations
The pin configurations for CY7C1425KV18, CY7C1412KV18, and CY7C1414KV18 follow.
[1]
Figure 1. 165-ball FBGA (13 × 15 × 1.4 mm) pinout
CY7C1425KV18 (4M × 9)
1
A
B
C
D
E
F
G
H
J
K
L
M
N
P
R
CQ
NC
NC
NC
NC
NC
NC
DOFF
NC
NC
NC
NC
NC
NC
TDO
2
NC/72M
NC
NC
D5
NC
NC
D6
V
REF
NC
NC
Q7
NC
D8
NC
TCK
3
A
NC
NC
NC
Q5
NC
Q6
V
DDQ
NC
NC
D7
NC
NC
Q8
A
4
WPS
A
V
SS
V
SS
V
DDQ
V
DDQ
V
DDQ
V
DDQ
V
DDQ
V
DDQ
V
DDQ
V
SS
V
SS
A
A
5
NC
NC/288M
A
V
SS
V
SS
V
DD
V
DD
V
DD
V
DD
V
DD
V
SS
V
SS
A
A
A
6
K
K
A
V
SS
V
SS
V
SS
V
SS
V
SS
V
SS
V
SS
V
SS
V
SS
A
C
C
7
NC/144M
BWS
0
A
V
SS
V
SS
V
DD
V
DD
V
DD
V
DD
V
DD
V
SS
V
SS
A
A
A
8
RPS
A
V
SS
V
SS
V
DDQ
V
DDQ
V
DDQ
V
DDQ
V
DDQ
V
DDQ
V
DDQ
V
SS
V
SS
A
A
9
A
NC
NC
NC
NC
NC
NC
V
DDQ
NC
NC
NC
NC
NC
NC
A
10
A
NC
NC
NC
D3
NC
NC
V
REF
Q2
NC
NC
NC
NC
D0
TMS
11
CQ
Q4
D4
NC
Q3
NC
NC
ZQ
D2
NC
Q1
D1
NC
Q0
TDI
Note
1. NC/72M, NC/144M and NC/288M are not connected to the die and can be tied to any voltage level.
Document Number: 001-57825 Rev. *N
Page 5 of 33
查看更多>
参数对比
与CY7C1412KV18-333BZXI相近的元器件有:CY7C1414KV18-250BZXI、CY7C1425KV18-250BZXI、CY7C1425KV18-250BZCT、CY7C1414KV18-300BZC。描述及对比如下:
型号 CY7C1412KV18-333BZXI CY7C1414KV18-250BZXI CY7C1425KV18-250BZXI CY7C1425KV18-250BZCT CY7C1414KV18-300BZC
描述 SRAM 36MB (2Mx18) 1.8v 333MHz QDR II SRAM Buffers u0026 Line Drivers SINGLE BUS BUFFER GATE SRAM 36MB (4Mx9) 2.9v 250MHz QDR II SRAM SRAM 36MB (1Mx36) 1.8v 300MHz QDR II SRAM
产品种类
Product Category
SRAM - SRAM SRAM SRAM
制造商
Manufacturer
Cypress(赛普拉斯) - Cypress(赛普拉斯) Cypress(赛普拉斯) Cypress(赛普拉斯)
RoHS Details - Details No No
Memory Size 36 Mbit - 36 Mbit 36 Mbit 36 Mbit
Organization 2 M x 18 - 4 M x 9 4 M x 9 1 M x 36
Access Time 0.45 ns - 0.45 ns 0.45 ns 0.45 ns
Maximum Clock Frequency 333 MHz - 250 MHz 250 MHz 300 MHz
接口类型
Interface Type
Parallel - Parallel Parallel Parallel
电源电压-最大
Supply Voltage - Max
1.9 V - 1.9 V 1.9 V 1.9 V
电源电压-最小
Supply Voltage - Min
1.7 V - 1.7 V 1.7 V 1.7 V
Supply Current - Max 750 mA - 590 mA 590 mA 850 mA
最小工作温度
Minimum Operating Temperature
- 40 C - - 40 C 0 C 0 C
最大工作温度
Maximum Operating Temperature
+ 85 C - + 85 C + 70 C + 70 C
安装风格
Mounting Style
SMD/SMT - SMD/SMT SMD/SMT SMD/SMT
封装 / 箱体
Package / Case
FBGA-165 - FBGA-165 FBGA-165 FBGA-165
系列
Packaging
Tray - Tray Reel Tray
Memory Type QDR - QDR QDR QDR
Moisture Sensitive Yes - - Yes Yes
工厂包装数量
Factory Pack Quantity
136 - 136 1000 136
类型
Type
Synchronous - Synchronous Synchronous Synchronous
求推荐安全性高的产品
我之前用atmel的,从这几年感觉安全上还是有些压力的,想要更换,有什么引脚一样的产品可以推荐吗?...
邓女士 安防电子
【求助】关于12864的疑问
是这样的,我今天写了一段代码,让12864显示两行字符,正常的话应该是这种效果: 年 月 日 时 分...
blue_bm 51单片机
数字地和模拟地要分开处理,并且最终只做单点连接,防止串扰,请问串扰中的串字何义
数字地和模拟地要分开处理,并且最终只做单点连接,防止串扰,请问串扰中的串字何义,防干扰就护干扰吧,...
EEW2018 模拟电子
想去北京做嵌入式方面的工作,不知道前景怎么样?
学历:本科 性别:男 学的计算机应用专业,开始时用VC6.0做一些串口+数据库方面的小软件。大概做了...
lcsky 嵌入式系统
ADI系统方案精选(第四辑)
今天小编要给大家隆重推荐一下咱们的 ADI系统方案精选(第四辑) 【简介】 ...
EEWORLD社区 ADI参考电路
vs2008的模拟器模拟的cpu性能如何
据说好像是模拟的三星的一个板子。我想知道它模拟的cpu的性能怎么样,程序在模拟器与真机上跑性能有差别...
huaxia360 嵌入式系统
热门器件
热门资源推荐
器件捷径:
E0 E1 E2 E3 E4 E5 E6 E7 E8 E9 EA EB EC ED EE EF EG EH EI EJ EK EL EM EN EO EP EQ ER ES ET EU EV EW EX EY EZ F0 F1 F2 F3 F4 F5 F6 F7 F8 F9 FA FB FC FD FE FF FG FH FI FJ FK FL FM FN FO FP FQ FR FS FT FU FV FW FX FY FZ G0 G1 G2 G3 G4 G5 G6 G7 G8 G9 GA GB GC GD GE GF GG GH GI GJ GK GL GM GN GO GP GQ GR GS GT GU GV GW GX GZ H0 H1 H2 H3 H4 H5 H6 H7 H8 HA HB HC HD HE HF HG HH HI HJ HK HL HM HN HO HP HQ HR HS HT HU HV HW HX HY HZ I1 I2 I3 I4 I5 I6 I7 IA IB IC ID IE IF IG IH II IK IL IM IN IO IP IQ IR IS IT IU IV IW IX J0 J1 J2 J6 J7 JA JB JC JD JE JF JG JH JJ JK JL JM JN JP JQ JR JS JT JV JW JX JZ K0 K1 K2 K3 K4 K5 K6 K7 K8 K9 KA KB KC KD KE KF KG KH KI KJ KK KL KM KN KO KP KQ KR KS KT KU KV KW KX KY KZ
需要登录后才可以下载。
登录取消