首页 > 器件类别 > 逻辑

DDU8C-5060B1

Passive Delay Line, 1-Func, 5-Tap, True Output,

器件类别:逻辑   

厂商名称:Data Delay Devices

器件标准:  

下载文档
器件参数
参数名称
属性值
是否无铅
不含铅
是否Rohs认证
符合
厂商名称
Data Delay Devices
包装说明
SOC,
Reach Compliance Code
compliant
Is Samacsys
N
JESD-30 代码
R-XDSO-C8
JESD-609代码
e3
逻辑集成电路类型
PASSIVE DELAY LINE
功能数量
1
抽头/阶步数
5
端子数量
8
最高工作温度
70 °C
最低工作温度
输出极性
TRUE
封装主体材料
UNSPECIFIED
封装代码
SOC
封装形状
RECTANGULAR
封装形式
SMALL OUTLINE
峰值回流温度(摄氏度)
NOT SPECIFIED
可编程延迟线
NO
认证状态
Not Qualified
座面最大高度
8.89 mm
最大供电电压 (Vsup)
5.25 V
最小供电电压 (Vsup)
4.75 V
标称供电电压 (Vsup)
5 V
表面贴装
YES
温度等级
COMMERCIAL
端子面层
Tin (Sn)
端子形式
C BEND
端子节距
2.54 mm
端子位置
DUAL
处于峰值回流温度下的最长时间
NOT SPECIFIED
总延迟标称(td)
60 ns
宽度
6.858 mm
Base Number Matches
1
文档预览
DDU8C
5-TAP, HCMOS-INTERFACED
FIXED DELAY LINE
(SERIES DDU8C)
FEATURES
Five equally spaced outputs
Fits standard 8-pin DIP socket
Low profile
Auto-insertable
Input & outputs fully CMOS interfaced & buffered
10 T
2
L fan-out capability
IN
T2
T4
GND
1
2
3
4
8
7
6
5
data
3
®
delay
devices,
inc.
PACKAGES
VDD
T1
T3
T5
IN
N/C
N/C
T2
N/C
T4
GND
1
2
3
4
5
6
7
14
13
12
11
10
9
8
VDD
N/C
T1
N/C
T3
N/C
T5
DDU8C-xx
DDU8C-xxA1
DDU8C-xxB1
DDU8C-xxM
DIP
Gull-Wing
J-Lead
Military DIP
Military SMD
DDU8C-xxMD1
DDU8C-xxMD4
FUNCTIONAL DESCRIPTION
The DDU8C-series device is a 5-tap digitally buffered delay line. The
signal input (IN) is reproduced at the outputs (T1-T5), shifted in time by an
amount determined by the device dash number (See Table). The total
delay of the line is measured from IN to T5. The nominal tap-to-tap delay
increment is given by one-fifth of the total delay.
PIN DESCRIPTIONS
IN
T1-T5
VDD
GND
Signal Input
Tap Outputs
+5 Volts
Ground
SERIES SPECIFICATIONS
Minimum input pulse width:
40% of total delay
Output rise time:
8ns typical
Supply voltage:
5VDC
±
5%
Supply current:
I
CCL
= 40µa typical
I
CCH
= 10ma typical
Operating temperature:
0° to 70° C
Temp. coefficient of total delay:
300 PPM/°C
DASH NUMBER SPECIFICATIONS
Part
Number
DDU8C-5050
DDU8C-5060
DDU8C-5075
DDU8C-5100
DDU8C-5125
DDU8C-5150
DDU8C-5175
DDU8C-5200
DDU8C-5250
Total
Delay (ns)
50
±
2.5
60
±
3.0
75
±
4.0
100
±
5.0
125
±
6.5
150
±
7.5
175
±
8.0
200
±
10.0
250
±
12.5
Delay Per
Tap (ns)
10.0
±
3.0
12.0
±
3.0
15.0
±
3.0
20.0
±
3.0
25.0
±
3.0
30.0
±
3.0
35.0
±
4.0
40.0
±
4.0
50.0
±
5.0
NOTE: Any dash number between 5004 and 5250
not shown is also available.
20%
20%
20%
20%
20%
VDD IN
T1
T2
T3
T4
T5 GND
DDU8C Functional diagram
©
1997 Data Delay Devices
Doc #97013
1/28/97
DATA DELAY DEVICES, INC.
3 Mt. Prospect Ave. Clifton, NJ 07013
1
DDU8C
APPLICATION NOTES
HIGH FREQUENCY RESPONSE
The DDU8C tolerances are guaranteed for input
pulse widths and periods greater than those
specified in the test conditions. Although the
device will function properly for pulse widths as
small as 40% of the total delay and periods as
small as 80% of the total delay (for a symmetric
input), the delays may deviate from their values
at low frequency. However, for a given input
condition, the deviation will be repeatable from
pulse to pulse. Contact technical support at Data
Delay Devices if your application requires device
testing at a specific input condition.
POWER SUPPLY BYPASSING
The DDU8C relies on a stable power supply to
produce repeatable delays within the stated
tolerances. A 0.1uf capacitor from VDD to GND,
located as close as possible to the VDD pin, is
recommended. A wide VDD trace and a clean
ground plane should be used.
DEVICE SPECIFICATIONS
TABLE 1: ABSOLUTE MAXIMUM RATINGS
PARAMETER
DC Supply Voltage
Input Pin Voltage
Storage Temperature
Lead Temperature
SYMBOL
V
DD
V
IN
T
STRG
T
LEAD
MIN
-0.3
-0.3
-55
MAX
7.0
V
DD
+0.3
150
300
UNITS
V
V
C
C
NOTES
10 sec
TABLE 2: DC ELECTRICAL CHARACTERISTICS
(0C to 70C, 4.75V to 5.25V)
PARAMETER
High Level Output Voltage
Low Level Output Voltage
High Level Output Current
Low Level Output Current
High Level Input Voltage
Low Level Input Voltage
Input Current
SYMBOL
V
OH
V
OL
I
OH
I
OL
V
IH
V
IL
I
IH
MIN
3.98
TYP
4.4
0.15
MAX
UNITS
V
V
mA
mA
V
V
µA
NOTES
V
DD
= 5.0, I
OH
= MAX
V
IH
= MIN, V
IL
= MAX
V
DD
= 5.0, I
OL
= MAX
V
IH
= MIN, V
IL
= MAX
0.26
-4.0
4.0
3.15
1.35
0.10
V
DD
= 5.0
Doc #97013
1/28/97
DATA DELAY DEVICES, INC.
Tel: 973-773-2299
Fax: 973-773-9672
http://www.datadelay.com
2
DDU8C
PACKAGE DIMENSIONS
8
7
6
5
Lead Material:
Nickel-Iron alloy 42
TIN PLATE
8
1
2
3
4
7
6
5
.440
MAX.
.280
MAX.
.290
MAX.
1
2
3
4
.500 MAX.
.500 MAX.
.015 TYP.
.010±.002
.018
TYP.
.070 MAX.
.300±.010
3 Equal spaces
each .100±.010
Non-Accumulative
.350
MAX.
.300
TYP.
.020 .290
TYP. MAX.
.180
TYP.
.020
TYP.
.010 TYP.
.300
TYP.
DDU8C-xx (Commercial DIP)
DDU8C-xxM (Military DIP)
.020
TYP.
8
7
6
5
.040
TYP.
.270
TYP.
1
2
3
4
.010 TYP.
.020
TYP.
8
7
6
5
.040
TYP.
.270
TYP.
1
2
3
4
.050 TYP.
.320
TYP.
.430
TYP.
.100
.300
.520 MAX.
.110
.300
MAX.
.050
TYP.
.100
.300
.520 MAX.
.110
.350
MAX.
.110
TYP.
DDU8C-xxA1 (Commercial Gull-Wing)
DDU8C-xxB1 (Commercial J-Lead)
.650
.100
1
14
.017
.510
MAX.
.100
1
14
.017
.510
MAX.
.300
TYP.
7
8
.300
TYP.
7
8
.100
.300
.200 MAX. (Com)
.225 MAX. (Mil)
.065
TYP.
.360
TYP.
.065
TYP.
.510 MAX.
.300
.050
.100
.080
.008
.200 MAX. (Com)
.225 MAX. (Mil)
.005
.510 MAX.
.050
.080
.025
.008
.045
.360 TYP.
.065 TYP.
.065 TYP.
DDU8C-xxD1 (Commercial SMD)
DDU8C-xxMD1 (Military SMD)
Doc #97013
1/28/97
DDU8C-xxD4 (Commercial SMD)
DDU8C-xxMD4 (Military SMD)
3
DATA DELAY DEVICES, INC.
3 Mt. Prospect Ave. Clifton, NJ 07013
DDU8C
DELAY LINE AUTOMATED TESTING
TEST CONDITIONS
INPUT:
Ambient Temperature:
25
o
C
±
3
o
C
Supply Voltage (VDD):
5.0V
±
0.1V
Input Pulse:
High = 5.0V
±
0.1V
Low = 0.0V
±
0.1V
Source Impedance:
50Ω Max.
Rise/Fall Time:
5.0 ns Max. (measured
between 0.5V and 4.5V )
Pulse Width:
PW
IN
= 1.5 x Total Delay
Period:
PER
IN
= 10 x Total Delay
OUTPUT:
Load:
C
load
:
Threshold:
1 FAST-TTL Gate
5pf
±
10%
2.5V (Rising & Falling)
NOTE:
The above conditions are for test only and do not in any way restrict the operation of the device.
COMPUTER
SYSTEM
PRINTER
REF
PULSE
GENERATOR
OUT
TRIG
IN
DEVICE UNDER
TEST (DUT)
T1
T2
T3
T4
T5
IN
TRIG
TIME INTERVAL
COUNTER
Test Setup
PER
IN
PW
IN
T
RISE
INPUT
SIGNAL
4.5V
2.5V
0.5V
T
FALL
V
IH
4.5V
2.5V
0.5V
V
IL
T
FALL
T
RISE
OUTPUT
SIGNAL
V
OH
2.5V
2.5V
V
OL
Timing Diagram For Testing
Doc #97013
1/28/97
DATA DELAY DEVICES, INC.
Tel: 973-773-2299
Fax: 973-773-9672
http://www.datadelay.com
4
查看更多>
热门器件
热门资源推荐
器件捷径:
S0 S1 S2 S3 S4 S5 S6 S7 S8 S9 SA SB SC SD SE SF SG SH SI SJ SK SL SM SN SO SP SQ SR SS ST SU SV SW SX SY SZ T0 T1 T2 T3 T4 T5 T6 T7 T8 T9 TA TB TC TD TE TF TG TH TI TJ TK TL TM TN TO TP TQ TR TS TT TU TV TW TX TY TZ U0 U1 U2 U3 U4 U6 U7 U8 UA UB UC UD UE UF UG UH UI UJ UK UL UM UN UP UQ UR US UT UU UV UW UX UZ V0 V1 V2 V3 V4 V5 V6 V7 V8 V9 VA VB VC VD VE VF VG VH VI VJ VK VL VM VN VO VP VQ VR VS VT VU VV VW VX VY VZ W0 W1 W2 W3 W4 W5 W6 W7 W8 W9 WA WB WC WD WE WF WG WH WI WJ WK WL WM WN WO WP WR WS WT WU WV WW WY X0 X1 X2 X3 X4 X5 X7 X8 X9 XA XB XC XD XE XF XG XH XK XL XM XN XO XP XQ XR XS XT XU XV XW XX XY XZ Y0 Y1 Y2 Y4 Y5 Y6 Y9 YA YB YC YD YE YF YG YH YK YL YM YN YP YQ YR YS YT YX Z0 Z1 Z2 Z3 Z4 Z5 Z6 Z8 ZA ZB ZC ZD ZE ZF ZG ZH ZJ ZL ZM ZN ZP ZR ZS ZT ZU ZV ZW ZX ZY
需要登录后才可以下载。
登录取消