首页 > 器件类别 > 存储 > 存储

DPS128X16BJ3-45I

SRAM Module, 128KX16, 45ns, CMOS, HERMETIC SEALED, CERAMIC, J LEADED, MODULE, SLCC-48

器件类别:存储    存储   

厂商名称:Twilight Technology Inc

下载文档
器件参数
参数名称
属性值
是否无铅
含铅
是否Rohs认证
不符合
厂商名称
Twilight Technology Inc
零件包装代码
LCC
包装说明
AQCCJ, LDCC48,.51X.88
针数
48
Reach Compliance Code
unknown
ECCN代码
3A991.B.2.A
最长访问时间
45 ns
其他特性
CONFIGURABLE AS 128K X 16
备用内存宽度
8
I/O 类型
COMMON
JESD-30 代码
R-XDMA-J48
内存密度
2097152 bit
内存集成电路类型
SRAM MODULE
内存宽度
16
功能数量
1
端子数量
48
字数
131072 words
字数代码
128000
工作模式
ASYNCHRONOUS
最高工作温度
85 °C
最低工作温度
-40 °C
组织
128KX16
输出特性
3-STATE
封装主体材料
UNSPECIFIED
封装代码
AQCCJ
封装等效代码
LDCC48,.51X.88
封装形状
RECTANGULAR
封装形式
CHIP CARRIER, PIGGYBACK
并行/串行
PARALLEL
峰值回流温度(摄氏度)
NOT SPECIFIED
电源
5 V
认证状态
Not Qualified
座面最大高度
5.842 mm
最大待机电流
0.0008 A
最小待机电流
2 V
最大压摆率
0.28 mA
最大供电电压 (Vsup)
5.5 V
最小供电电压 (Vsup)
4.5 V
标称供电电压 (Vsup)
5 V
表面贴装
YES
技术
CMOS
温度等级
INDUSTRIAL
端子形式
J BEND
端子节距
1.27 mm
端子位置
DUAL
处于峰值回流温度下的最长时间
NOT SPECIFIED
文档预览
256Kx8/128Kx16, 20 - 45ns, STACK/PGA
30A097-32
E
2 Megabit High Speed CMOS SRAM
DPS128X16Cn3/DPS128X16Bn3
DESCRIPTION:
The DPS128X16Cn3/DPS128X16Bn3 High Speed SRAM ‘’STACK’’
modules are a revolutionary new memory subsystem using Dense-Pac
Microsystems’ ceramic Stackable Leadless Chip Carriers (SLCC).
Available in straight leaded, ‘’J’’ leaded or gullwing leaded packages, or
mounted on a 50-pin PGA co-fired ceramic substrate. The module
packs 2-Megabits of low-power CMOS static RAM in an area as small
as 0.463 in
2
, while maintaining a total height as low as 0.171 inches.
The DPS128X16Cn3/DPS128X16Bn3 STACK modules contain two
individual 128K x 8 SRAMs, each packaged in a hermetically sealed
SLCC, making the modules suitable for commercial, industrial and
military applications.
The DPS128X16Bn3 has one active low Chip Enable (CE) and while the
DPS128X16Cn3 an active low Chip Enable (CE) and an active high
Select Line (SEL).
By using SLCCs, the ‘’Stack’’ family of modules offer a higher board
density of memory than available with conventional through-hole,
surface mount or hybrid techniques.
SLCC Stack
Straight Leaded
Stack
FEATURES:
Organizations Available: 128Kx16 or 256Kx8
Access Times: 20, 25, 30, 35, 45ns
Fully Static Operation - No clock or refresh required
Single +5V Power Supply,
±
10% Tolerance
TTL Compatible
Common Data Inputs and Outputs
Low Data Retention Voltage: 2.0V min.
Packages Available:
48 - Pin SLCC Stack
48 - Pin Straight Leaded Stack
48 - Pin ‘’J’’ Leaded Stack
48 - Pin Gullwing Leaded Stack
50 - Pin PGA Dense-Stack
‘’J’’ Leaded
Stack
Dense-Stack
Gullwing
Leaded Stack
30A097-32
REV. G
This document contains information on a product that is currently released
to production at Dense-Pac Microsystems, Inc. Dense-Pac reserves the
right to change products or specifications herein without prior notice.
1
DPS128X16Cn3/DPS128X16Bn3
Dense-Pac Microsystems, Inc.
FUNCTIONAL BLOCK DIAGRAM
PIN NAMES
A0 - A16
Address Inputs
I/O0 - I/O15
Data Input/Output
CE0, CE1
Low Chip Enables
SEL0, SEL1
High Chip Enables
WE
Write Enable
OE
Output Enable
V
DD
Power (+5V)
V
SS
Ground
N.C.
No Connect
NOTE:
SEL0 and SEL1 apply to DPS128X16Cn3 version only.
PIN-OUT DIAGRAM
48 - PIN LEADLESS STACK
48 - PIN STRAIGHT LEADED STACK
48 - PIN ‘’J’’ LEADED STACK
48 - PIN GULLWING LEADED STACK
50 - PIN PGA
DENSE-STACK
NOTE:
SEL0 and SEL1 apply to DPS128X16Cn3 version only, No Connect for DPS128X16Bn3 version.
2
30A097-32
REV. G
Dense-Pac Microsystems, Inc.
DPS128X16Cn3/DPS128X16Bn3
RECOMMENDED OPERATING RANGE
3
TRUTH TABLE
Mode
Not Selected
Not Selected
D
OUT
Disable
Read
Write
H = HIGH
Symbol
Characteristic
Min. Typ.
Max. Unit
V
DD
Supply Voltage
4.5 5.0
5.5
V
V
IH
Input HIGH Voltage 2.2
V
DD
+0.3 V
V
IL
Input LOW Voltage -0.5
2
0.8
V
M/B -55 +25 +125
Operating
o
T
A
I
-40 +25
+85
C
Temperature
C
0 +25
+70
SEL
L
X
H
H
H
CE
X
H
L
L
L
WE
X
X
H
H
L
OE
X
X
H
L
X
Supply
I/O Pin Current
High-Z Standby
High-Z Standby
High-Z Active
D
OUT
Active
D
IN
Active
X = Don’t Care
NOTE:
SEL applies to DPS128X16Cn3 version only.
L = LOW
DC OUTPUT CHARACTERISTICS
Symbol
Parameter
V
OH
HIGH Voltage
V
OL
LOW Voltage
Conditions Min. Max. Unit
I
OH
= -4.0mA 2.4
V
I
OL
=8.0mA
0.4
V
CAPACITANCE
4
:
T
A
= 25°C, F = 1.0MHz
Symbol
Parameter
C
ADR
Address Input
C
CE
Chip Enable
Active High
C
SEL
Chip Select
C
WE
Write Enable
C
OE
Output Enable
C
I/O
Data Input/Output
Max.
25
25
25
30
25
20
Unit
Condition
ABSOLUTE MAXIMUM RATINGS
Symbol
T
STC
T
BIAS
V
DD
V
I/O
Parameter
Storage Temperature
Temperature Under Bias
Supply Voltage
1
Input/Output Voltage
1
3
Value
Unit
-65 to +150
°C
-55 to +125
°C
-0.5 to +7.0
°C
-0.5 to V
DD
+0.5 V
pF
V
IN2
= 0V
NOTE:
C
SEL
applies to DPS128X16Cn3 version only.
DC OPERATING CHARACTERISTICS:
Over operating ranges
Symbol
I
IN
I
OUT
I
CC
I
SB1
I
SB2
I
DR3
I
DR2
V
OL
V
OH
Characteristics
Input
Leakage Current
Output
Leakage Current
Operating
Supply Current
Full Standby
Supply Current
Standby Current (TTL)
Data Retention
Supply Current
(3.0V)
Data Retention
Supply Current
(2.0V)
Output Low Voltage
Output High Voltage
o
Test Conditions
V
IN
= 0V to V
DD
V
I/O
= 0V to V
DD
,
CE or OE = V
IH
, or WE = V
IL
Cycle=min., Duty=100%
I
OUT
= 0mA
X8
X16
Typ.
(†)
-
-
125
200
0.8
50
140
70
-
-
C
Min.
Max.
Min.
I
Max.
Min.
M
Max.
Unit
µA
µA
mA
mA
mA
µA
µA
V
V
-10
-10
+10
+10
180
280
10
80
800
500
0.4
-10
-10
+10
+10
190
280
10
100
1200
800
0.4
-10
-10
+10
+10
210
320
20
100
4600
3600
0.4
V
IN
V
DD
-0.2V or
V
IN
V
SS
+0.2V
CE = V
IH
V
DR
= 3.0V, CE
V
DR
-0.2V,
(or SEL
0.2V, V
IN
V
DD
-0.2V
or V
IN
+0.2V)
V
DR
= 2.0V, CE
V
DR
-0.2V,
(or SEL
0.2V, V
IN
V
DD
-0.2V
or V
IN
+0.2V)
I
OUT
= 8.0mA
I
OUT
= -4.0mA
2.4
2.4
2.4
† Typical measurements made at +25 C, Cycle = min., V
DD
= 5.0V.
NOTE:
Test Conditions in parenthesis apply to DPS128X16Cn3 version only.
30A097-32
REV. G
3
DPS128X16Cn3/DPS128X16Bn3
AC TEST CONDITIONS
Input Pulse Levels
Input Pulse Rise and Fall Times
Input and Output
Timing Reference Levels
0V to 3.0V
5ns
1.5V
Dense-Pac Microsystems, Inc.
Figure 1.
Output Load
* Including Probe and Jig Capacitance.
+5V
480Ω
OUTPUT LOAD
Load
1
2
C
L
100pF
5pF
Parameters Measured
except t
LZ1
, t
LZ2
, t
HZ1
, t
HZ2
, t
OHZ
, t
OLZ
,
and t
WHZ
t
LZ1
, t
LZ2
, t
HZ1
, t
HZ2
, t
OHZ
, t
OLZ
, and t
WHZ
D
OUT
C
L
*
255Ω
NOTE:
t
LZ2
and t
HZ2
apply to DPS128X16Cn3 version only.
Data Retention AC Characteristics
Symbol
V
DR
V
CDR
t
R
Parameter
V
DD
for Data
Retention
Chip Disable to
Data Retention Time
Operation Recovery Time
Test Conditions
CE
V
DR
-0.2V, (SEL
V
DR
-0.2V,
or V
IN
V
DR
-0.2V or V
IN
0.2V)
See Data Retention Waveform
See Data Retention Waveform
8
Min.
2.0
0
5
Typ.
-
-
-
Max.
-
-
-
Unit
V
ns
ms
NOTE:
Test Conditions in parenthesis apply to DPS128X16Cn3 version only.
DATA RETENTION WAVEFORM:
V
DD
4.5V
2.3V
V
DR1
CE
0V
CE
V
DD
-0.2V
CE Controlled.
DATA RETENTION WAVEFORM:
V
DD
4.5V
SEL
V
DR2
0.4V
0V
SEL Controlled. (Applies to DPS128X16Cn3 only)
SEL
-0.2V
4
30A097-32
REV. G
Dense-Pac Microsystems, Inc.
DPS128X16Cn3/DPS128X16Bn3
AC OPERATING CONDITIONS AND CHARACTERISTICS - READ CYCLE:
No. Symbol
1
2
3
4
5
6
7
8
9
10
11
12
t
RC
t
AA
t
CO1
t
CO2
t
OE
t
LZ1
t
LZ2
t
OLZ
t
HZ1
t
HZ2
t
OHZ
t
OH
Parameter
Read Cycle Time
Address Access Time
CE to Output Valid
SEL to Output Valid
Output Enable to Output Valid
CE to Output in LOW-Z
4, 5
SEL to Output in LOW-Z
4, 5
Output Enable to Output in LOW-Z
4, 5
CE to Output in HIGH-Z
4, 5
SEL to Output in HIGH-Z
4, 5
Output Enable to Output in HIGH-Z
4, 5
Output Hold from Address Change
20ns
Min.
Max.
Over operating ranges
35ns
Min.
Max.
25ns
Min.
Max.
30ns
Min.
Max.
45ns
Min.
Max.
Unit
ns
ns
ns
ns
ns
ns
ns
ns
ns
ns
ns
ns
20
20
20
20
8
3
3
0
10
10
8
3
25
25
25
25
10
3
3
0
12
12
10
3
30
30
30
30
15
3
3
0
15
15
15
3
35
35
35
35
20
3
3
0
20
20
20
3
45
45
45
45
25
3
3
0
25
25
25
3
NOTE:
t
CO2
, t
LZ2
and t
HZ2
apply to DPS128X16Cn3 version only.
READ CYCLE
ADDRESS
CE
SEL
OE
DATA I/O
NOTE:
SEL, t
CO2
, t
LZ2
and t
HZ2
apply to DPS128X16Cn3 version only.
WAVEFORM KEY
Data Valid
Transition from
HIGH to LOW
Transition from
LOW to HIGH
Data Undefined
or Don’t Care
30A097-32
REV. G
5
查看更多>
fork()系统调用
通过fork()系统调用,可以创建一个和当前进程映像一样的进程: #include sys/type...
chenbingjy Linux与安卓
freertos系统移植
本人在向ARM9移植freertos操作系统时发现,任务无法切换,而且会发生各种异常中断,请各位大神...
spanking123 实时操作系统RTOS
启动电路怎么分析?
请问启动电路怎么分析?以拉扎维的《模拟CMOS集成电路设计》P327图11.37的启动电路为例。 电...
est0408 模拟电子
【yichun417玩R7F0C809】辅助板设计+数据采集板
上一节介绍了两线制电源板的设计和实物图,这一节准备给大家介绍一下ADC采集板的设计,同样为了实现两线...
yichun417 瑞萨电子MCU
wince Datagrid headertext
wince Datagrid headertext 设置? wince Datagrid heade...
haierxiansheng WindowsCE
SEPIC电路 二极管电流问题
我想请教一下,我想算D1的功耗,该怎么计算呢?流过该二极管的平均电流是多少呢? 以下是SEPIC...
小太阳yy 开关电源学习小组
热门器件
热门资源推荐
器件捷径:
E0 E1 E2 E3 E4 E5 E6 E7 E8 E9 EA EB EC ED EE EF EG EH EI EJ EK EL EM EN EO EP EQ ER ES ET EU EV EW EX EY EZ F0 F1 F2 F3 F4 F5 F6 F7 F8 F9 FA FB FC FD FE FF FG FH FI FJ FK FL FM FN FO FP FQ FR FS FT FU FV FW FX FY FZ G0 G1 G2 G3 G4 G5 G6 G7 G8 G9 GA GB GC GD GE GF GG GH GI GJ GK GL GM GN GO GP GQ GR GS GT GU GV GW GX GZ H0 H1 H2 H3 H4 H5 H6 H7 H8 HA HB HC HD HE HF HG HH HI HJ HK HL HM HN HO HP HQ HR HS HT HU HV HW HX HY HZ I1 I2 I3 I4 I5 I6 I7 IA IB IC ID IE IF IG IH II IK IL IM IN IO IP IQ IR IS IT IU IV IW IX J0 J1 J2 J6 J7 JA JB JC JD JE JF JG JH JJ JK JL JM JN JP JQ JR JS JT JV JW JX JZ K0 K1 K2 K3 K4 K5 K6 K7 K8 K9 KA KB KC KD KE KF KG KH KI KJ KK KL KM KN KO KP KQ KR KS KT KU KV KW KX KY KZ
需要登录后才可以下载。
登录取消