ADVANCE D COM P ON E NTS PACKAG I NG
256 Megabit Synchronous SDRAM
DPSD32ME8TKY5
DESCRIPTION:
The Memory Stack™ series is a family of interchangeable memory devices. The 256 Megabit SDRAM assembly utilizes the
space saving LP-Stack™ technology to increase memory density. This stack is constructed with two 128Mb
(16M x 8) SDRAMs.
This 256Mb LP-Stack™ has been designed to fit in the
same footprint as the 128Mb (16M x 8) SDRAM TSOPII
monolithic. This stack allows for system upgrade without
electrical or mechanical redesign, providing an
alternative low cost memory solution.
FEATURES:
•
•
Electrical characteristics meet semiconductor
manufacturers’ datasheets
Memory organization:
(2) 128Mb memory devices. Each device arranged
as 16M x 8 bits (4M x 8 bits x 4 banks)
Memory stack organization:
32M x 8 bits (8M x 8 bits x 4 banks)
•
•
•
•
•
JEDEC approved, 2 Rank stack pinout and
footprint (with 2 CSs and 2 CKEs)
Optimized for RDIMMs
IPC-A-610, class 2, manufacturing standards
Lead free manufacturing process
Package: 54-Pin TSOPII stack
PIN-OUT DIAGRAM
VCC
DQ0
VCCQ
NC
DQ1
VSSQ
NC
DQ2
VCCQ
NC
DQ3
VSSQ
NC
VCC
CS1
WE
CAS
RAS
CS0
BA0
BA1
A10
A0
A1
A2
A3
VCC
1
2
3
4
5
6
7
8
9
10
11
12
13
14
15
16
17
18
19
20
21
22
23
24
25
26
27
1
•
(TOP VIEW)
54
53
52
51
50
49
48
47
46
45
44
43
42
41
40
39
38
37
36
35
34
33
32
31
30
29
28
VSS
DQ7
VSSQ
NC
DQ6
VCCQ
NC
DQ5
VSSQ
NC
DQ4
VCCQ
NC
VSS
CKE1
DQM
CLK
CKE0
NC
A11
A9
A8
A7
A6
A5
A4
VSS
A0-A11
BA0, BA1
DQ0-DQ7
CAS
RAS
WE
DQM
CKE0,CKE1
CLK
CS0, CS1
V
CC
/V
SS
V
CCQ
/V
SSQ
NC
PIN NAMES
Row Address:
Column Address:
Data In/Data Out
A0-A11
A0-A9
FUNCTIONAL BLOCK DIAGRAM
Bank Select Address
Column Address Strobe
Row Address Strobe
Data Write Enable
Data Input/Output Mask
Clock Enables
System Clock
Chip Selects
Power Supply/Ground
Data Output Power/Ground
No Connect
CS0
CKE0
RAS
CAS
WE
CLK
A0-A11
BA0,BA1
128 Mb SDRAM
(4M x 8 bits x 4 banks)
(4M x 8 bits x 4 banks)
CS1
CKE1
DQ0-DQ7
30A226-01
REV. B 6/03
This document contains information on a product that is currently released to production at DPAC Technologies Corp.
DPAC reserves the right to change products or specifications herein without prior notice.
1
256 Megabit Synchronous DRAM
DPSD32ME8TKY5
ORDERING INFORMATION
DP
PREFIX
SD
TYPE
32M
MEMORY
DEPTH
E
DESIG
8
MEMORY
WIDTH
TK
DESIG
Y5
PACKAGE
- DP - XX
SUPPLIER
X
XXX
MFR ID MEMORY CYCLE
REVISION TIME
P12
P13
12
10
08
75
75P2
70
70P2
60
55
BLANK
n
PC100 / CL2
PC100 / CL3
12ns (83MHz)
10ns (100MHz)
8ns (125MHz)
7.5ns (133MHz) CL3
7.5ns (133MHz) CL2
7ns (143MHz) CL3
7ns (133MHz) CL2
6ns (166MHz) CL2
5.5ns (183MHz) CL3
REVISION NOT SPECIFIED
PER MANUFACTURER DIE REVISION
MANUFACTURER CODE *
SUPPLIER CODE *
STACKABLE TSOP
128 MEGABIT LVTTL BASED
MODULE WITH DUAL CLOCK ENABLES
SYNCHRONOUS DRAM
* Contact your sales representative for supplier and manufacturer codes.
NOTE:
1. AC Parameters of base memory are unchanged from device manufacturers’ specifications.
2. DC Parameters may be affected by stacking. Please refer to application note 53A004-00 for further information.
3. For assembly and inspection procedures, refer to application note 53A001-00.
4. Maximum reflow temperature recommendation is 215°C.
MECHANICAL DIAGRAM
PIN 1
INDEX
TOP VIEW
SIDE VIEW
BOTTOM VIEW
.020 [.51]
TYP.
.891 MAX.
[22.63 MAX.]
.0315 [.80]
TYP.
.102 MAX. [2.59 MAX]
END VIEW
END VIEW DETAIL
.502±.008
[12.75±.20]
COPLANARITY:
.004 [.10] from seating plane
Inch [mm]
.463 [11.76] TYP
Lead Toe-to-Toe per device datasheet
30A226-01
REV. B 6/03
DPAC Technologies
Products & Services for the Integration Age
7321 Lincoln Way, Garden Grove, CA 92841
Tel
714 898 0007
Fax
714 897 1772
www.dpactech.com Nasdaq: DPAC
©2003 DPAC Technologies, all rights reserved. DPAC Technologies™, DuraStack™, Memory Stack™, LP-Stack™, CS-Stack™ are trademarks of DPAC Technologies Corp.
2