首页 > 器件类别 > 模拟混合信号IC > 过滤器

DSN6NC51H330Q93A

Feed Through Capacitor, 1 Function(s), 50V, 6A,

器件类别:模拟混合信号IC    过滤器   

厂商名称:Murata(村田)

厂商官网:https://www.murata.com

器件标准:  

下载文档
器件参数
参数名称
属性值
是否无铅
不含铅
是否Rohs认证
符合
Reach Compliance Code
compliant
ECCN代码
EAR99
其他特性
STRAIGHT LEAD TYPE
电容
33 µF
滤波器类型
FEED THROUGH CAPACITOR
安装类型
THROUGH HOLE MOUNT
功能数量
1
最高工作温度
85 °C
最低工作温度
-25 °C
包装方法
AMMO PACK
额定电流
6 A
额定电压
50 V
Base Number Matches
1
文档预览
MAX 7000
®
Programmable Logic
Device Family
Data Sheet
March 2001, ver. 6.1
Features...
s
s
s
s
s
s
s
High-performance, EEPROM-based programmable logic devices
(PLDs) based on second-generation MAX
®
architecture
5.0-V in-system programmability (ISP) through the built-in
IEEE Std. 1149.1 Joint Test Action Group (JTAG) interface available in
MAX 7000S devices
ISP circuitry compatible with IEEE Std. 1532
Includes 5.0-V MAX 7000 devices and 5.0-V ISP-based MAX 7000S
devices
Built-in JTAG boundary-scan test (BST) circuitry in MAX 7000S
devices with 128 or more macrocells
Complete EPLD family with logic densities ranging from 600 to
5,000 usable gates (see
Tables 1
and
2)
5-ns pin-to-pin logic delays with up to 175.4-MHz counter
frequencies (including interconnect)
PCI-compliant devices available
f
For information on in-system programmable 3.3-V MAX 7000A or 2.5-V
MAX 7000B devices, see the
MAX 7000A Programmable Logic Device Family
Data Sheet
or the
MAX 7000B Programmable Logic Device Family Data
Sheet.
Table 1. MAX 7000 Device Features
Feature
Usable
gates
Macrocells
Logic array
blocks
Maximum
user I/O pins
t
PD
(ns)
t
SU
(ns)
t
FSU
(ns)
t
CO1
(ns)
f
CNT
(MHz)
EPM7032
600
32
2
36
6
5
2.5
4
151.5
EPM7064
1,250
64
4
68
6
5
2.5
4
151.5
EPM7096
1,800
96
6
76
7.5
6
3
4.5
125.0
EPM7128E
2,500
128
8
100
7.5
6
3
4.5
125.0
EPM7160E
3,200
160
10
104
10
7
3
5
100.0
EPM7192E
3,750
192
12
124
12
7
3
6
90.9
EPM7256E
5,000
256
16
164
12
7
3
6
90.9
Altera Corporation
A-DS-M7000-06.1
1
MAX 7000 Programmable Logic Device Family Data Sheet
Table 2. MAX 7000S Device Features
Feature
Usable gates
Macrocells
Logic array
blocks
Maximum
user I/O pins
t
PD
(ns)
t
SU
(ns)
t
FSU
(ns)
t
CO1
(ns)
f
CNT
(MHz)
EPM7032S
600
32
2
36
5
2.9
2.5
3.2
175.4
s
s
s
s
s
EPM7064S
1,250
64
4
68
5
2.9
2.5
3.2
175.4
EPM7128S
2,500
128
8
100
6
3.4
2.5
4
147.1
EPM7160S
3,200
160
10
104
6
3.4
2.5
3.9
149.3
EPM7192S
3,750
192
12
124
7.5
4.1
3
4.7
125.0
EPM7256S
5,000
256
16
164
7.5
3.9
3
4.7
128.2
...and More
Features
s
s
s
s
Open-drain output option in MAX 7000S devices
Programmable macrocell flipflops with individual clear, preset,
clock, and clock enable controls
Programmable power-saving mode for a reduction of over 50% in
each macrocell
Configurable expander product-term distribution, allowing up to
32 product terms per macrocell
44 to 208 pins available in plastic J-lead chip carrier (PLCC), ceramic
pin-grid array (PGA), plastic quad flat pack (PQFP), power quad flat
pack (RQFP), and 1.0-mm thin quad flat pack (TQFP) packages
Programmable security bit for protection of proprietary designs
3.3-V or 5.0-V operation
MultiVolt
TM
I/O interface operation, allowing devices to
interface with 3.3-V or 5.0-V devices (MultiVolt I/O operation is
not available in 44-pin packages)
Pin compatible with low-voltage MAX 7000A and MAX 7000B
devices
Enhanced features available in MAX 7000E and MAX 7000S devices
Six pin- or logic-driven output enable signals
Two global clock signals with optional inversion
Enhanced interconnect resources for improved routability
Fast input setup times provided by a dedicated path from I/O
pin to macrocell registers
Programmable output slew-rate control
Software design support and automatic place-and-route provided by
Altera’s development system for Windows-based PCs and Sun
SPARCstation, and HP 9000 Series 700/800 workstations
2
Altera Corporation
MAX 7000 Programmable Logic Device Family Data Sheet
s
s
Additional design entry and simulation support provided by
EDIF 2 0 0 and 3 0 0 netlist files, library of parameterized
modules (LPM), Verilog HDL, VHDL, and other interfaces to
popular EDA tools from manufacturers such as Cadence,
Exemplar Logic, Mentor Graphics, OrCAD, Synopsys, and
VeriBest
Programming support
Altera’s Master Programming Unit (MPU) and
programming hardware from third-party manufacturers
program all MAX 7000 devices
The BitBlaster
TM
serial download cable, ByteBlasterMV
TM
parallel port download cable, and MasterBlaster
TM
serial/universal serial bus (USB) download cable program
MAX 7000S devices
General
Description
The MAX 7000 family of high-density, high-performance PLDs is
based on Altera’s second-generation MAX architecture. Fabricated
with advanced CMOS technology, the EEPROM-based MAX 7000
family provides 600 to 5,000 usable gates, ISP, pin-to-pin delays as
fast as 5 ns, and counter speeds of up to 175.4 MHz. MAX 7000S
devices in the -5, -6, -7, and -10 speed grades as well as MAX 7000
and MAX 7000E devices in -5, -6, -7, -10P, and -12P speed grades
comply with the PCI Special Interest Group (PCI SIG)
PCI Local Bus
Specification, Revision 2.2.
See
Table 3
for available speed grades.
Table 3. MAX 7000 Speed Grades
Device
-5
EPM7032
EPM7032S
EPM7064
EPM7064S
EPM7096
EPM7128E
EPM7128S
EPM7160E
EPM7160S
EPM7192E
EPM7192S
EPM7256E
EPM7256S
Speed Grade
-6
v
v
v
v
v
v
-7
v
v
v
v
v
v
v
v
v
v
v
v
v
v
-10P
-10
v
v
v
v
v
v
v
v
v
v
v
v
v
v
v
v
v
v
v
v
v
v
v
v
v
v
v
v
v
v
v
v
v
-12P
-12
v
-15
v
-15T
v
-20
Altera Corporation
3
MAX 7000 Programmable Logic Device Family Data Sheet
The MAX 7000E devices—including the EPM7128E, EPM7160E,
EPM7192E, and EPM7256E devices—have several enhanced
features: additional global clocking, additional output enable
controls, enhanced interconnect resources, fast input registers, and a
programmable slew rate.
In-system programmable MAX 7000 devices—called MAX 7000S
devices—include the EPM7032S, EPM7064S, EPM7128S, EPM7160S,
EPM7192S, and EPM7256S devices. MAX 7000S devices have the
enhanced features of MAX 7000E devices as well as JTAG BST
circuitry in devices with 128 or more macrocells, ISP, and an open-
drain output option. See
Table 4.
Table 4. MAX 7000 Device Features
Feature
EPM7032
EPM7064
EPM7096
All
MAX 7000E
Devices
All
MAX 7000S
Devices
v
v
(1)
v
v
v
v
v
v
v
v
v
v
v
v
v
v
v
v
v
v
v
v
v
v
v
v
v
v
v
v
v
v
ISP via JTAG interface
JTAG BST circuitry
Open-drain output option
Fast input registers
Six global output enables
Two global clocks
Slew-rate control
MultiVolt interface
(2)
Programmable register
Parallel expanders
Shared expanders
Power-saving mode
Security bit
PCI-compliant devices available
Notes:
(1)
(2)
Available only in EPM7128S, EPM7160S, EPM7192S, and EPM7256S devices
only.
The MultiVolt I/O interface is not available in 44-pin packages.
4
Altera Corporation
MAX 7000 Programmable Logic Device Family Data Sheet
The MAX 7000 architecture supports 100% TTL emulation and
high-density integration of SSI, MSI, and LSI logic functions. The
MAX 7000 architecture easily integrates multiple devices ranging
from PALs, GALs, and 22V10s to MACH and pLSI devices. MAX
7000 devices are available in a wide range of packages, including
PLCC, PGA, PQFP, RQFP, and TQFP packages. See
Table 5.
Table 5. MAX 7000 Maximum User I/O Pins
Device
Note (1)
160-
Pin
PQFP
160-
Pin
PGA
192-
Pin
PGA
208-
Pin
PQFP
208-
Pin
RQFP
44-
44-
44-
68-
84- 100- 100-
Pin
Pin
Pin
Pin
Pin
Pin
Pin
PLCC PQFP TQFP PLCC PLCC PQFP TQFP
36
36
36
36
36
36
36
36
36
52
52
68
68
64
68
68
64
64
76
84
84
84
84
(2)
84
(2)
68
68
EPM7032
EPM7032S
EPM7064
EPM7064S
EPM7096
EPM7128E
EPM7128S
EPM7160E
EPM7160S
EPM7192E
EPM7192S
EPM7256E
EPM7256S
Notes:
(1)
(2)
100
100
104
104
124
124
132
(2)
164
164
(2)
164
164
124
When the JTAG interface in MAX 7000S devices is used for either boundary-scan testing or for ISP, four I/O pins
become JTAG pins.
Perform a complete thermal analysis before committing a design to this device package. For more information, see
the
Operating Requirements for Altera Devices Data Sheet.
MAX 7000 devices use CMOS EEPROM cells to implement logic
functions. The user-configurable MAX 7000 architecture
accommodates a variety of independent combinatorial and
sequential logic functions. The devices can be reprogrammed for
quick and efficient iterations during design development and debug
cycles, and can be programmed and erased up to 100 times.
Altera Corporation
5
查看更多>
什么是RTC时钟与RTC_APB1时钟同步??
画线处说的是什么意思???? 什么是RTC时钟与RTC_APB1时钟同步?? 我对此段文字也并不...
electrics stm32/stm8
数据采集开的问题
我用的是PCL-812pg的卡,里面PT_EnableEvent 的count搞不清,请问下,cou...
wang5294 嵌入式系统
GetFocus 奇怪的现象
我打开了一个WordPad(它是由好几个窗口组合在一起的),用触摸笔点一下,输入编辑窗口就获得了键盘...
010203www 嵌入式系统
一个免费的DSP/FPGA讲座,有感兴趣的坛友么?
现场会有很多DSP/FPGA相关行业工程师参加,欢迎参加交流哈~~~ 内容:1、C6000 DSP软...
farsight2009 DSP 与 ARM 处理器
至简设计法经典案例2 1241003385
至简设计法经典案例 2 例 2. 当收到 en=1 后, dout 间隔 3 个时钟后,产生宽...
guyu_1 模拟电子
有奖直播:安世半导体理想二极管与负载开关,保障物联网应用的稳健高效运行
安世半导体(Nexperia),作为功率器件领域的研发、生产和销售的全球领导者,持续通过创新技术为...
EEWORLD社区 电源技术
热门器件
热门资源推荐
器件捷径:
00 01 02 03 04 05 06 07 08 09 0A 0C 0F 0J 0L 0M 0R 0S 0T 0Z 10 11 12 13 14 15 16 17 18 19 1A 1B 1C 1D 1E 1F 1H 1K 1M 1N 1P 1S 1T 1V 1X 1Z 20 21 22 23 24 25 26 27 28 29 2A 2B 2C 2D 2E 2F 2G 2K 2M 2N 2P 2Q 2R 2S 2T 2W 2Z 30 31 32 33 34 35 36 37 38 39 3A 3B 3C 3D 3E 3F 3G 3H 3J 3K 3L 3M 3N 3P 3R 3S 3T 3V 40 41 42 43 44 45 46 47 48 49 4A 4B 4C 4D 4M 4N 4P 4S 4T 50 51 52 53 54 55 56 57 58 59 5A 5B 5C 5E 5G 5H 5K 5M 5N 5P 5S 5T 5V 60 61 62 63 64 65 66 67 68 69 6A 6C 6E 6F 6M 6N 6P 6R 6S 6T 70 71 72 73 74 75 76 77 78 79 7A 7B 7C 7M 7N 7P 7Q 7V 7W 7X 80 81 82 83 84 85 86 87 88 89 8A 8D 8E 8L 8N 8P 8S 8T 8W 8Y 8Z 90 91 92 93 94 95 96 97 98 99 9A 9B 9C 9D 9F 9G 9H 9L 9S 9T 9W
需要登录后才可以下载。
登录取消