首页 > 器件类别 > 半导体 > 可编程逻辑器件

EP1C3F100C7

FPGA, 20060 CLBS, 405 MHz, PBGA400
现场可编程门阵列, 20060 CLBS, 405 MHz, PBGA400

器件类别:半导体    可编程逻辑器件   

厂商名称:Altera (Intel)

下载文档
器件参数
参数名称
属性值
功能数量
1
端子数量
400
最大供电/工作电压
1.58 V
最小供电/工作电压
1.42 V
额定供电电压
1.5 V
加工封装描述
21 X 21 MM, 1.00 MM PITCH, LEAD FREE, FBGA-400
状态
ACTIVE
包装形状
SQUARE
包装尺寸
GRID ARRAY
表面贴装
Yes
端子形式
BALL
端子间距
1 mm
端子涂层
TIN LEAD
端子位置
BOTTOM
包装材料
PLASTIC/EPOXY
组织
20060 CLBS
最大FCLK时钟频率
405 MHz
可配置逻辑模块数量
20060
可编程逻辑类型
FIELD PROGRAMMABLE GATE ARRAY
文档预览
Cyclone
®
FPGA Family
Data Sheet
March 2003, ver. 1.1
Introduction
Preliminary
Information
The Cyclone
TM
field programmable gate array family is based on a 1.5-V,
0.13-µm, all-layer copper SRAM process, with densities up to 20,060 logic
elements (LEs) and up to 288 Kbits of RAM. With features like phase-
locked loops (PLLs) for clocking and a dedicated double data rate (DDR)
interface to meet DDR SDRAM and fast cycle RAM (FCRAM) memory
requirements, Cyclone devices are a cost-effective solution for data-path
applications. Cyclone devices support various I/O standards, including
LVDS at data rates up to 311 megabits per second (Mbps) and 66-MHz,
32-bit peripheral component interconnect (PCI), for interfacing with and
supporting ASSP and ASIC devices. Altera also offers new low-cost serial
configuration devices to configure Cyclone devices.
Features...
2,910 to 20,060 LEs, see
Table 1
Up to 294,912 RAM bits (36,864 bytes)
Supports configuration through low-cost serial configuration device
Support for LVTTL, LVCMOS, SSTL-2, and SSTL-3 I/O standards
Support for 66-MHz, 32-bit PCI standard
Low speed (311 Mbps) LVDS I/O support
Up to two PLLs per device provide clock multiplication and phase
shifting
Up to eight global clock lines with six clock resources available per
logic array block (LAB) row
Support for external memory, including DDR SDRAM (133 MHz),
FCRAM, and single data rate (SDR) SDRAM
Support for multiple intellectual property (IP) cores, including
Altera
MegaCore
functions and Altera Megafunctions Partners
Program (AMPP
SM
) megafunctions
Table 1. Cyclone Device Features
Feature
LEs
M4K RAM blocks (128
×
36 bits)
Total RAM bits
PLLs
Maximum user I/O pins
(1)
Note to
Table 1:
(1)
This parameter includes global clock pins.
EP1C3
2,910
13
59,904
1
104
EP1C4
4,000
17
78,336
2
301
EP1C6
5,980
20
92,160
2
185
EP1C12
12,060
52
239,616
2
249
EP1C20
20,060
64
294,912
2
301
Altera Corporation
DS-CYCLONE-1.1
1
Cyclone FPGA Family Data Sheet
Preliminary Information
Cyclone devices are available in quad flat pack (QFP) and space-saving
FineLine BGA
packages (see
Tables 2
through
3).
Table 2. Cyclone Package Options & I/O Pin Counts
Device
100-Pin
TQFP
(1)
65
144-Pin
TQFP
(1), (2)
104
240-Pin
PQFP
(1)
256-Pin
FineLine
BGA
324-Pin
FineLine
BGA
400-Pin
FineLine
BGA
EP1C3
EP1C4
EP1C6
EP1C12
EP1C20
Notes to
Table 2:
(1)
(2)
249
98
185
173
185
185
249
233
301
301
TQFP: thin quad flat pack.
PQFP: plastic quad flat pack.
Cyclone devices support vertical migration within the same package (i.e., designers can migrate between the EP1C3
device in the 144-pin TQFP package and the EP1C6 device in the same package).
Table 3. Cyclone QFP & FineLine BGA Package Sizes
Dimension
100-Pin
TQFP
0.5
256
16
×
16
144-Pin
TQFP
0.5
484
22
×
22
240-Pin
PQFP
0.5
1,024
34.6
×
34.6
256-Pin
FineLine
BGA
1.0
289
17
×
17
324-Pin
FineLine
BGA
1.0
361
19
×
19
400-Pin
FineLine
BGA
1.0
441
21
×
21
Pitch (mm)
Area (mm )
Length
×
width
(mm
×
mm)
2
2
Altera Corporation
Preliminary Information
Cyclone FPGA Family Data Sheet
Table of
Contents
Introduction ........................................................................................................1
Features ............................................................................................................... 1
Table of Contents ...............................................................................................3
Functional Description......................................................................................4
Logic Array Blocks.............................................................................................6
Logic Elements ...................................................................................................9
MultiTrack Interconnect .................................................................................17
Embedded Memory.........................................................................................23
Global Clock Network & Phase-Locked Loops...........................................34
I/O Structure ....................................................................................................44
Power Sequencing & Hot Socketing .............................................................60
IEEE Std. 1149.1 (JTAG) Boundary Scan Support .......................................60
SignalTap II Embedded Logic Analyzer ...................................................... 65
Configuration ...................................................................................................65
Operating Conditions......................................................................................67
Power Consumption........................................................................................73
Timing Model ...................................................................................................73
Software............................................................................................................. 93
Device Pin-Outs ...............................................................................................93
Ordering Information......................................................................................93
Altera Corporation
3
Cyclone FPGA Family Data Sheet
Preliminary Information
Functional
Description
Cyclone devices contain a two-dimensional row- and column-based
architecture to implement custom logic. Column and row interconnects of
varying speeds provide signal interconnects between LABs and
embedded memory blocks.
The logic array consists of LABs, with 10 LEs in each LAB. An LE is a small
unit of logic providing efficient implementation of user logic functions.
LABs are grouped into rows and columns across the device. Cyclone
devices range between 2,910 to 20,060 LEs.
M4K RAM blocks are true dual-port memory blocks with 4K bits of
memory plus parity (4,608 bits). These blocks provide dedicated true
dual-port, simple dual-port, or single-port memory up to 36-bits wide at
up to 200 MHz. These blocks are grouped into columns across the device
in between certain LABs. Cyclone devices offer between 60 to 288 Kbits of
embedded RAM.
Each Cyclone device I/O pin is fed by an I/O element (IOE) located at the
ends of LAB rows and columns around the periphery of the device. I/O
pins support various single-ended and differential I/O standards, such as
the 66-MHz, 32-bit PCI standard and the LVDS I/O standard at up to
311 Mbps. Each IOE contains a bidirectional I/O buffer and three registers
for registering input, output, and output-enable signals. Dual-purpose
DQS, DQ, and DM pins along with delay chains (used to phase-align DDR
signals) provide interface support with external memory devices such as
DDR SDRAM, and FCRAM devices at up to 133 MHz (266 Mbps).
Cyclone devices provide a global clock network and up to two PLLs. The
global clock network consists of eight global clock lines that drive
throughout the entire device. The global clock network can provide clocks
for all resources within the device, such as IOEs, LEs, and memory blocks.
The global clock lines can also be used for control signals. Cyclone PLLs
provide general-purpose clocking with clock multiplication and phase
shifting as well as external outputs for high-speed differential I/O
support.
Figure 1
shows a diagram of the Cyclone EP1C12 device.
4
Altera Corporation
Preliminary Information
Cyclone FPGA Family Data Sheet
Figure 1. Cyclone EP1C12 Device Block Diagram
IOEs
Logic Array
PLL
EP1C12 Device
M4K Blocks
The number of M4K RAM blocks, PLLs, rows, and columns vary per
device.
Table 4
lists the resources available in each Cyclone device.
Table 4. Cyclone Device Resources
Device
Columns
EP1C3
EP1C4
EP1C6
EP1C12
EP1C20
1
1
1
2
2
M4K RAM
Blocks
13
17
20
52
64
PLLs
LAB Columns
LAB Rows
1
2
2
2
2
24
26
32
48
64
13
17
20
26
32
Altera Corporation
5
查看更多>
【NXP Rapid IoT评测】触摸按键没有反应——I2C死锁解除方法
NXP Rapid IoT 上用I2C1上挂了很多外设, I2C1: Sensors + Tou...
dvd1478 RF/无线
大家来看看这块手机的主板
HTC ONE的主板 有意思的在主板背面,几乎全部是覆铜,也看不到过孔。 正面的密度来看,板子上打的...
wstt PCB设计
汽车传感器知识点梳理
01传感器的定义 所谓传感器是来自 感觉 一词,...
火辣西米秀 汽车电子
MicroPython动手做(20)——掌控板之三轴加速度
掌控板载 三轴加速度计MSA300,测量范围: 2G 此内容由EEWORLD论坛网友 eag...
eagler8 MicroPython开源版块
基于TMS320F206虚拟I2C总线软件包的结构设计
数字信号处理器在各领域中的应用已日趋广泛,其中TI(Texas Instrument...
fish001 微控制器 MCU
PCB设计技巧百问(1-10)
1、如何选择PCB板材? 选择PCB板材必须在满足设计需求和可量产性及成本中间取得平衡点。设计需求包...
kandy2059 PCB设计
热门器件
热门资源推荐
器件捷径:
S0 S1 S2 S3 S4 S5 S6 S7 S8 S9 SA SB SC SD SE SF SG SH SI SJ SK SL SM SN SO SP SQ SR SS ST SU SV SW SX SY SZ T0 T1 T2 T3 T4 T5 T6 T7 T8 T9 TA TB TC TD TE TF TG TH TI TJ TK TL TM TN TO TP TQ TR TS TT TU TV TW TX TY TZ U0 U1 U2 U3 U4 U6 U7 U8 UA UB UC UD UE UF UG UH UI UJ UK UL UM UN UP UQ UR US UT UU UV UW UX UZ V0 V1 V2 V3 V4 V5 V6 V7 V8 V9 VA VB VC VD VE VF VG VH VI VJ VK VL VM VN VO VP VQ VR VS VT VU VV VW VX VY VZ W0 W1 W2 W3 W4 W5 W6 W7 W8 W9 WA WB WC WD WE WF WG WH WI WJ WK WL WM WN WO WP WR WS WT WU WV WW WY X0 X1 X2 X3 X4 X5 X7 X8 X9 XA XB XC XD XE XF XG XH XK XL XM XN XO XP XQ XR XS XT XU XV XW XX XY XZ Y0 Y1 Y2 Y4 Y5 Y6 Y9 YA YB YC YD YE YF YG YH YK YL YM YN YP YQ YR YS YT YX Z0 Z1 Z2 Z3 Z4 Z5 Z6 Z8 ZA ZB ZC ZD ZE ZF ZG ZH ZJ ZL ZM ZN ZP ZR ZS ZT ZU ZV ZW ZX ZY
需要登录后才可以下载。
登录取消