首页 > 器件类别 > 可编程逻辑器件 > 可编程逻辑

EP1K10QI208-2P

Field Programmable Gate Array, 576-Cell, CMOS, PQFP208

器件类别:可编程逻辑器件    可编程逻辑   

厂商名称:Intel(英特尔)

厂商官网:http://www.intel.com/

下载文档
器件参数
参数名称
属性值
是否Rohs认证
不符合
厂商名称
Intel(英特尔)
包装说明
QFP, QFP208,1.2SQ,20
Reach Compliance Code
compliant
Is Samacsys
N
JESD-30 代码
S-PQFP-G208
JESD-609代码
e0
湿度敏感等级
3
输入次数
120
逻辑单元数量
576
输出次数
120
端子数量
208
最高工作温度
85 °C
最低工作温度
-40 °C
封装主体材料
PLASTIC/EPOXY
封装代码
QFP
封装等效代码
QFP208,1.2SQ,20
封装形状
SQUARE
封装形式
FLATPACK
电源
2.5,2.5/3.3 V
可编程逻辑类型
FIELD PROGRAMMABLE GATE ARRAY
认证状态
Not Qualified
表面贴装
YES
技术
CMOS
温度等级
INDUSTRIAL
端子面层
Tin/Lead (Sn/Pb)
端子形式
GULL WING
端子节距
0.5 mm
端子位置
QUAD
Base Number Matches
1
文档预览
ACEX 1K
®
Programmable Logic Device Family
Data Sheet
June 2001, ver. 3.1
Features...
s
s
s
s
Programmable logic devices (PLDs), providing low cost
system-on-a-programmable-chip (SOPC) integration in a single
device
– Enhanced embedded array for implementing megafunctions
such as efficient memory and specialized logic functions
– Dual-port capability with up to 16-bit width per embedded array
block (EAB)
– Logic array for general logic functions
High density
– 10,000 to 100,000 typical gates (see
Table 1)
Up to 49,152 RAM bits (4,096 bits per EAB, all of which can be
used without reducing logic capacity)
Cost-efficient programmable architecture for high-volume
applications
– Cost-optimized process
– Low cost solution for high-performance communications
applications
System-level features
– MultiVolt
TM
I/O pins can drive or be driven by 2.5-V, 3.3-V, or
5.0-V devices
Low power consumption
Bidirectional I/O performance (setup time [t
SU
] and clock-to-
output delay [t
CO
]) up to 250 MHz
– Fully compliant with the peripheral component interconnect
Special Interest Group (PCI SIG)
PCI Local Bus Specification,
Revision 2.2
for 3.3-V operation at 33 MHz or 66 MHz
Table 1. ACEX
TM
1K Device Features
Feature
Typical gates
Maximum system gates
Logic elements (LEs)
EABs
Total RAM bits
Maximum user I/O pins
EP1K10
10,000
56,000
576
3
12,288
136
EP1K30
30,000
119,000
1,728
6
24,576
171
EP1K50
50,000
199,000
2,880
10
40,960
249
EP1K100
100,000
257,000
4,992
12
49,152
333
Altera Corporation
A-DS-ACEX-3.1
1
ACEX 1K Programmable Logic Device Family Data Sheet
...and More
Features
I
I
-1 speed grade devices are compliant with
PCI Local Bus
Specification, Revision 2.2
for 5.0-V operation
Built-in Joint Test Action Group (JTAG) boundary-scan test
(BST) circuitry compliant with IEEE Std. 1149.1-1990, available
without consuming additional device logic.
Operate with a 2.5-V internal supply voltage
In-circuit reconfigurability (ICR) via external configuration
devices, intelligent controller, or JTAG port
ClockLock
TM
and ClockBoost
TM
options for reduced clock delay,
clock skew, and clock multiplication
– Built-in, low-skew clock distribution trees
– 100% functional testing of all devices; test vectors or scan chains
are not required
– Pull-up on I/O pins before and during configuration
Flexible interconnect
FastTrack
®
Interconnect continuous routing structure for fast,
predictable interconnect delays
Dedicated carry chain that implements arithmetic functions such
as fast adders, counters, and comparators (automatically used by
software tools and megafunctions)
Dedicated cascade chain that implements high-speed,
high-fan-in logic functions (automatically used by software tools
and megafunctions)
Tri-state emulation that implements internal tri-state buses
Up to six global clock signals and four global clear signals
Powerful I/O pins
Individual tri-state output enable control for each pin
Open-drain option on each I/O pin
Programmable output slew-rate control to reduce switching
noise
Clamp to V
CCIO
user-selectable on a pin-by-pin basis
– Supports hot-socketing
2
Altera Corporation
ACEX 1K Programmable Logic Device Family Data Sheet
I
I
I
Software design support and automatic place-and-route provided by
Altera development systems for Windows-based PCs and Sun
SPARCstation, and HP 9000 Series 700/800 workstations
Flexible package options are available in 100 to 484 pins, including
the innovative FineLine BGA
TM
packages (see
Tables 2
and
3)
Additional design entry and simulation support provided by EDIF
2 0 0 and 3 0 0 netlist files, library of parameterized modules (LPM),
DesignWare components, Verilog HDL, VHDL, and other interfaces
to popular EDA tools from manufacturers such as Cadence,
Exemplar Logic, Mentor Graphics, OrCAD, Synopsys, Synplicity,
VeriBest, and Viewlogic
Notes (1), (2)
208-Pin PQFP
120
147
147
147
Table 2. ACEX 1K Package Options & I/O Pin Count
Device
EP1K10
EP1K30
EP1K50
EP1K100
Notes:
(1)
(2)
(3)
100-Pin TQFP
66
144-Pin TQFP
92
102
102
256-Pin
FineLine BGA
136
171
186
186
484-Pin
FineLine BGA
136
(3)
171
(3)
249
333
ACEX 1K device package types include thin quad flat pack (TQFP), plastic quad flat pack (PQFP), and FineLine
BGA packages.
Devices in the same package are pin-compatible, although some devices have more I/O pins than others. When
planning device migration, use the I/O pins that are common to all devices.
This option is supported with a 256-pin FineLine BGA package. By using SameFrame
TM
pin migration, all FineLine
BGA packages are pin-compatible. For example, a board can be designed to support 256-pin and 484-pin FineLine
BGA packages.
Table 3. ACEX 1K Package Sizes
Device
Pitch (mm)
Area (mm
2
)
Length
×
width
(mm
×
mm)
100-Pin TQFP
0.50
256
16
×
16
144-Pin TQFP
0.50
484
22
×
22
208-Pin PQFP
0.50
936
30.6
×
30.6
256-Pin
FineLine BGA
1.0
289
17
×
17
484-Pin
FineLine BGA
1.0
529
23
×
23
Altera Corporation
3
ACEX 1K Programmable Logic Device Family Data Sheet
General
Description
Altera
®
ACEX 1K devices provide a die-efficient, low-cost architecture by
combining look-up table (LUT) architecture with EABs. LUT-based logic
provides optimized performance and efficiency for data-path, register
intensive, mathematical, or digital signal processing (DSP) designs, while
EABs implement RAM, ROM, dual-port RAM, or first-in first-out (FIFO)
functions. These elements make ACEX 1K suitable for complex logic
functions and memory functions such as digital signal processing, wide
data-path manipulation, data transformation and microcontrollers, as
required in high-performance communications applications. Based on
reconfigurable CMOS SRAM elements, the ACEX 1K architecture
incorporates all features necessary to implement common gate array
megafunctions, along with a high pin count to enable an effective interface
with system components. The advanced process and the low voltage
requirement of the 2.5-V core allow ACEX 1K devices to meet the
requirements of low-cost, high-volume applications ranging from DSL
modems to low-cost switches.
The ability to reconfigure ACEX 1K devices enables complete testing prior
to shipment and allows the designer to focus on simulation and design
verification. ACEX 1K device reconfigurability eliminates inventory
management for gate array designs and test vector generation for fault
coverage.
Table 4
shows ACEX 1K device performance for some common designs.
All performance results were obtained with Synopsys DesignWare or
LPM functions. Special design techniques are not required to implement
the applications; the designer simply infers or instantiates a function in a
Verilog HDL, VHDL, Altera Hardware Description Language (AHDL), or
schematic design file.
Table 4. ACEX 1K Device Performance
Application
Resources
Used
LEs
EABs
-1
16-bit loadable counter
16-bit accumulator
16-to-1 multiplexer
(1)
16-bit multiplier with 3-stage pipeline(2)
256
×
16 RAM read cycle speed
(2)
256
×
16 RAM write cycle speed
(2)
Notes:
(1)
(2)
This application uses combinatorial inputs and outputs.
This application uses registered inputs and outputs.
Performance
Speed Grade
-2
232
232
4.5
131
196
143
Units
-3
185
185
6.6
93
143
111
MHz
MHz
ns
MHz
MHz
MHz
16
16
10
592
0
0
0
0
0
0
1
1
285
285
3.5
156
278
185
4
Altera Corporation
ACEX 1K Programmable Logic Device Family Data Sheet
Table 5
shows ACEX 1K device performance for more complex designs.
These designs are available as Altera MegaCore
TM
functions.
Table 5. ACEX 1K Device Performance for Complex Designs
Application
LEs
Used
-1
16-bit, 8-tap parallel finite impulse response (FIR)
filter
8-bit, 512-point Fast Fourier transform (FFT)
function
a16450
universal asynchronous
receiver/transmitter (UART)
597
1,854
342
192
23.4
113
36
Performance
Speed Grade
-2
156
28.7
92
28
Units
-3
116
38.9
68
20.5
MSPS
µ
s
MHz
MHz
Each ACEX 1K device contains an embedded array and a logic array. The
embedded array is used to implement a variety of memory functions or
complex logic functions, such as digital signal processing (DSP), wide
data-path manipulation, microcontroller applications, and data-
transformation functions. The logic array performs the same function as
the sea-of-gates in the gate array and is used to implement general logic
such as counters, adders, state machines, and multiplexers. The
combination of embedded and logic arrays provides the high
performance and high density of embedded gate arrays, enabling
designers to implement an entire system on a single device.
ACEX 1K devices are configured at system power-up with data stored in
an Altera serial configuration device or provided by a system controller.
Altera offers EPC16, EPC2, EPC1, and EPC1441 configuration devices,
which configure ACEX 1K devices via a serial data stream. Configuration
data can also be downloaded from system RAM or via the Altera
MasterBlaster
TM
, ByteBlasterMV
TM
, or BitBlaster
TM
download cables.
After an ACEX 1K device has been configured, it can be reconfigured in-
circuit by resetting the device and loading new data. Because
reconfiguration requires less than 40 ms, real-time changes can be made
during system operation.
ACEX 1K devices contain an interface that permits microprocessors to
configure ACEX 1K devices serially or in parallel, and synchronously or
asynchronously. The interface also enables microprocessors to treat an
ACEX 1K device as memory and configure it by writing to a virtual
memory location, simplifying device reconfiguration.
Altera Corporation
5
查看更多>
集成电路的行业发展如何了?
集成电路行业在前几年如雨后春笋般出现了很多公司,近段时间以来感觉到了冷却下来了,也有很多大厂zek...
851779592 玄铁RISC-V活动专区
测评汇总:先楫HPM6750来啦,800MHz RISC-V MCU
活动详情: 【先楫HPM6750来啦,800MHz RISC-V MCU】 更新至 2022-...
EEWORLD社区 测评中心专版
Cadence及MEDICI使用
Cadence及MEDICI使用 顶! ...
wzt FPGA/CPLD
有人搞过WINCE6.0 的 SDK导出吗 为什么我导出的SDK只有6M 我在OS DESIGN 里面选了ATL 在SDK安装后没有ATL 为什么呢 谢谢
有人搞过WINCE6.0 的 SDK导出吗 为什么我导出的SDK只有6M 我在OS DESIGN 里...
yuanyxy WindowsCE
【原创文章】helper2416开发板GDB远程调试的总结技巧
1 .生成可调试程序 比如一个源文件:main.cpp 交叉编译生成test ...
陌路绝途 嵌入式系统
【Follow me第二季第2期】任务汇总
UNO R4 WIFI 视频: 【Follow me第二季第2期】视频展示-EEWORLD...
王嘉辉 DigiKey得捷技术专区
热门器件
热门资源推荐
器件捷径:
E0 E1 E2 E3 E4 E5 E6 E7 E8 E9 EA EB EC ED EE EF EG EH EI EJ EK EL EM EN EO EP EQ ER ES ET EU EV EW EX EY EZ F0 F1 F2 F3 F4 F5 F6 F7 F8 F9 FA FB FC FD FE FF FG FH FI FJ FK FL FM FN FO FP FQ FR FS FT FU FV FW FX FY FZ G0 G1 G2 G3 G4 G5 G6 G7 G8 G9 GA GB GC GD GE GF GG GH GI GJ GK GL GM GN GO GP GQ GR GS GT GU GV GW GX GZ H0 H1 H2 H3 H4 H5 H6 H7 H8 HA HB HC HD HE HF HG HH HI HJ HK HL HM HN HO HP HQ HR HS HT HU HV HW HX HY HZ I1 I2 I3 I4 I5 I6 I7 IA IB IC ID IE IF IG IH II IK IL IM IN IO IP IQ IR IS IT IU IV IW IX J0 J1 J2 J6 J7 JA JB JC JD JE JF JG JH JJ JK JL JM JN JP JQ JR JS JT JV JW JX JZ K0 K1 K2 K3 K4 K5 K6 K7 K8 K9 KA KB KC KD KE KF KG KH KI KJ KK KL KM KN KO KP KQ KR KS KT KU KV KW KX KY KZ
需要登录后才可以下载。
登录取消