首页 > 器件类别 > 可编程逻辑器件 > 可编程逻辑

EP20K200EQI240-2N

FPGA - Field Programmable Gate Array CPLD - APEX 20K 832 Macro 168 IOs

器件类别:可编程逻辑器件    可编程逻辑   

厂商名称:Altera (Intel)

器件标准:

下载文档
EP20K200EQI240-2N 在线购买

供应商:

器件:EP20K200EQI240-2N

价格:-

最低购买:-

库存:点击查看

点击购买

器件参数
参数名称
属性值
是否无铅
不含铅
是否Rohs认证
符合
厂商名称
Altera (Intel)
零件包装代码
QFP
包装说明
PLASTIC, QFP-240
针数
240
Reach Compliance Code
unknown
ECCN代码
3A991
Is Samacsys
N
JESD-30 代码
S-PQFP-G240
JESD-609代码
e3
长度
32 mm
湿度敏感等级
3
专用输入次数
4
I/O 线路数量
168
输入次数
160
逻辑单元数量
8320
输出次数
160
端子数量
240
组织
4 DEDICATED INPUTS, 168 I/O
输出函数
MACROCELL
封装主体材料
PLASTIC/EPOXY
封装代码
FQFP
封装等效代码
QFP240,1.3SQ,20
封装形状
SQUARE
封装形式
FLATPACK, FINE PITCH
峰值回流温度(摄氏度)
245
电源
1.8,1.8/3.3 V
可编程逻辑类型
LOADABLE PLD
传播延迟
1.97 ns
认证状态
Not Qualified
座面最大高度
4.1 mm
最大供电电压
1.89 V
最小供电电压
1.71 V
标称供电电压
1.8 V
表面贴装
YES
技术
CMOS
端子面层
Matte Tin (Sn) - annealed
端子形式
GULL WING
端子节距
0.5 mm
端子位置
QUAD
处于峰值回流温度下的最长时间
40
宽度
32 mm
Base Number Matches
1
文档预览
APEX 20K
Programmable Logic
Device Family
March 2004, ver. 5.1
Data Sheet
Features
Industry’s first programmable logic device (PLD) incorporating
system-on-a-programmable-chip (SOPC) integration
MultiCore
TM
architecture integrating look-up table (LUT) logic,
product-term logic, and embedded memory
LUT logic used for register-intensive functions
Embedded system block (ESB) used to implement memory
functions, including first-in first-out (FIFO) buffers, dual-port
RAM, and content-addressable memory (CAM)
ESB implementation of product-term logic used for
combinatorial-intensive functions
High density
30,000 to 1.5 million typical gates (see
Tables 1
and
2)
Up to 51,840 logic elements (LEs)
Up to 442,368 RAM bits that can be used without reducing
available logic
Up to 3,456 product-term-based macrocells
Note (1)
EP20K100
263,000
Table 1. APEX 20K Device Features
Feature
Maximum
system
gates
Typical
gates
LEs
ESBs
Maximum
RAM bits
Maximum
macrocells
Maximum
user I/O
pins
EP20K30E
113,000
EP20K60E
162,000
EP20K100E
263,000
EP20K160E
404,000
EP20K200
526,000
EP20K200E
526,000
30,000
1,200
12
24,576
192
128
60,000
2,560
16
32,768
256
196
100,000
4,160
26
53,248
416
252
100,000
4,160
26
53,248
416
246
160,000
6,400
40
81,920
640
316
200,000
8,320
52
106,496
832
382
200,000
8,320
52
106,496
832
376
Altera Corporation
DS-APEX20K-5.1
1
APEX 20K Programmable Logic Device Family Data Sheet
Table 2. Additional APEX 20K Device Features
Feature
Maximum system
gates
Typical gates
LEs
ESBs
Maximum
RAM bits
Maximum
macrocells
Maximum user I/O
pins
Note to
Tables 1
and
2:
(1)
Note (1)
EP20K400E
1,052,000
400,000
16,640
104
212,992
1,664
488
EP20K300E
728,000
300,000
11,520
72
147,456
1,152
408
EP20K400
1,052,000
400,000
16,640
104
212,992
1,664
502
EP20K600E
1,537,000
600,000
24,320
152
311,296
2,432
588
EP20K1000E EP20K1500E
1,772,000
1,000,000
38,400
160
327,680
2,560
708
2,392,000
1,500,000
51,840
216
442,368
3,456
808
The embedded IEEE Std. 1149.1 Joint Test Action Group (JTAG) boundary-scan circuitry contributes up to
57,000 additional gates.
Additional
Features
Designed for low-power operation
1.8-V and 2.5-V supply voltage (see
Table 3)
MultiVolt
TM
I/O interface support to interface with 1.8-V, 2.5-V,
3.3-V, and 5.0-V devices (see
Table 3)
ESB offering programmable power-saving mode
Table 3. APEX 20K Supply Voltages
Feature
EP20K100
EP20K200
EP20K400
Device
EP20K30E
EP20K60E
EP20K100E
EP20K160E
EP20K200E
EP20K300E
EP20K400E
EP20K600E
EP20K1000E
EP20K1500E
1.8 V
1.8 V, 2.5 V, 3.3 V, 5.0 V
(1)
Internal supply voltage (V
CCINT
)
2.5 V
MultiVolt I/O interface voltage levels (V
CCIO
) 2.5 V, 3.3 V, 5.0 V
Note to
Table 3:
(1)
APEX 20KE devices can be 5.0-V tolerant by using an external resistor.
2
Altera Corporation
APEX 20K Programmable Logic Device Family Data Sheet
Flexible clock management circuitry with up to four phase-locked
loops (PLLs)
Built-in low-skew clock tree
Up to eight global clock signals
ClockLock
®
feature reducing clock delay and skew
ClockBoost
®
feature providing clock multiplication and division
ClockShift
TM
programmable clock phase and delay shifting
Powerful I/O features
Compliant with peripheral component interconnect Special
Interest Group (PCI SIG)
PCI Local Bus Specification,
Revision 2.2
for 3.3-V operation at 33 or 66 MHz and 32 or 64 bits
Support for high-speed external memories, including DDR
SDRAM and ZBT SRAM (ZBT is a trademark of Integrated
Device Technology, Inc.)
Bidirectional I/O performance (t
CO
+
t
SU
) up to 250 MHz
LVDS performance up to 840 Mbits per channel
Direct connection from I/O pins to local interconnect providing
fast
t
CO
and
t
SU
times for complex logic
MultiVolt I/O interface support to interface with 1.8-V, 2.5-V,
3.3-V, and 5.0-V devices (see
Table 3)
Programmable clamp to V
CCIO
Individual tri-state output enable control for each pin
Programmable output slew-rate control to reduce switching
noise
– Support for advanced I/O standards, including low-voltage
differential signaling (LVDS), LVPECL, PCI-X, AGP, CTT, stub-
series terminated logic (SSTL-3 and SSTL-2), Gunning
transceiver logic plus (GTL+), and high-speed terminated logic
(HSTL Class I)
Pull-up on I/O pins before and during configuration
Advanced interconnect structure
Four-level hierarchical FastTrack
®
Interconnect structure
providing fast, predictable interconnect delays
Dedicated carry chain that implements arithmetic functions such
as fast adders, counters, and comparators (automatically used by
software tools and megafunctions)
Dedicated cascade chain that implements high-speed,
high-fan-in logic functions (automatically used by software tools
and megafunctions)
Interleaved local interconnect allows one LE to drive 29 other
LEs through the fast local interconnect
Advanced packaging options
Available in a variety of packages with 144 to 1,020 pins (see
Tables 4
through
7)
FineLine BGA
®
packages maximize board space efficiency
Advanced software support
Software design support and automatic place-and-route
provided by the Altera
®
Quartus
®
II development system for
3
Altera Corporation
APEX 20K Programmable Logic Device Family Data Sheet
Windows-based PCs, Sun SPARCstations, and HP 9000
Series 700/800 workstations
Altera MegaCore
®
functions and Altera Megafunction Partners
Program (AMPP
SM
) megafunctions
NativeLink
TM
integration with popular synthesis, simulation,
and timing analysis tools
Quartus II SignalTap
®
embedded logic analyzer simplifies
in-system design evaluation by giving access to internal nodes
during device operation
Supports popular revision-control software packages including
PVCS, Revision Control System (RCS), and Source Code Control
System (SCCS )
Notes (1), (2)
Table 4. APEX 20K QFP, BGA & PGA Package Options & I/O Count
Device
144-Pin
TQFP
92
92
101
92
88
208-Pin
PQFP
RQFP
125
148
159
151
143
144
136
240-Pin
PQFP
RQFP
151
189
183
175
174
168
152
356-Pin BGA 652-Pin BGA 655-Pin PGA
EP20K30E
EP20K60E
EP20K100
EP20K100E
EP20K160E
EP20K200
EP20K200E
EP20K300E
EP20K400
EP20K400E
EP20K600E
EP20K1000E
EP20K1500E
196
252
246
271
277
271
376
408
502
488
488
488
488
502
4
Altera Corporation
APEX 20K Programmable Logic Device Family Data Sheet
Table 5. APEX 20K FineLine BGA Package Options & I/O Count
Device
EP20K30E
EP20K60E
EP20K100
EP20K100E
EP20K160E
EP20K200
EP20K200E
EP20K300E
EP20K400
EP20K400E
EP20K600E
EP20K1000E
EP20K1500E
Notes to
Tables 4
and
5:
(1)
(2)
Notes (1), (2)
672 Pin
1,020 Pin
144 Pin
93
93
93
324 Pin
128
196
252
246
484 Pin
316
382
376
376
408
502
(3)
488
(3)
508
(3)
508
(3)
588
708
808
(3)
I/O counts include dedicated input and clock pins.
APEX 20K device package types include thin quad flat pack (TQFP), plastic quad flat pack (PQFP), power quad flat
pack (RQFP), 1.27-mm pitch ball-grid array (BGA), 1.00-mm pitch FineLine BGA, and pin-grid array (PGA)
packages.
This device uses a thermally enhanced package, which is taller than the regular package. Consult the
Altera Device
Package Information Data Sheet
for detailed package size information.
Table 6. APEX 20K QFP, BGA & PGA Package Sizes
Feature
Pitch (mm)
Area (mm
2
)
Length
×
Width
(mm
×
mm)
144-Pin TQFP 208-Pin QFP 240-Pin QFP 356-Pin BGA 652-Pin BGA 655-Pin PGA
0.50
484
22
×
22
0.50
924
30.4
×
30.4
0.50
1,218
34.9
×
34.9
1.27
1,225
35
×
35
1.27
2,025
45
×
45
3,906
62.5
×
62.5
Table 7. APEX 20K FineLine BGA Package Sizes
Feature
Pitch (mm)
Area (mm )
Length
×
Width (mm
×
mm)
2
144 Pin
1.00
169
13
×
13
324 Pin
1.00
361
19
×
19
484 Pin
1.00
529
23
×
23
672 Pin
1.00
729
27
×
27
1,020 Pin
1.00
1,089
33
×
33
Altera Corporation
5
查看更多>
整了一天,USBmassstorage还是不行。
STM32F103VE 能从电脑上看到USB盘符,文件也能读出,速度也不慢。 可就是一往上写就不...
stone8530 stm32/stm8
DSP_fft16x16这个函数怎么用?求大神指教
DSP_fft16x16(*twiddle,n,*x,*y)怎么用 旋转系数twiddle的...
sdgbbba DSP 与 ARM 处理器
最近调试了复旦微FM33LC026N 这个芯片,准备试产一批;有复旦微代理商吗?
最近调试了FM33LC026N 这个芯片,准备试产一批;先采购500片 最近调试了复旦微FM33...
y-ys 国产芯片交流
【DigiKey“智造万物,快乐不停”创意大赛】基于Arduino Uno R4智能床头灯项目&6调试5
第五部分:给Arduino Uno R4智能床头灯项目装个漂亮的外壳进行调试 外壳图片:人...
eew_cT3H5d DigiKey得捷技术专区
有在深圳做WINCE开发吗?找兼职
有在深圳做WINCE开发吗?我公司现在准备找一个做这方面的人来给我们开发一个程序,兼职方式,联系QQ...
明枫 WindowsCE
说一说,你是怎么学习变压器设计的?
大家好呀~~管管最近跟人闲聊发现,蛮多小伙伴都想学习了解变压器的。那么,今天咱们就来聊聊 怎么学...
okhxyyo 电源技术
热门器件
热门资源推荐
器件捷径:
E0 E1 E2 E3 E4 E5 E6 E7 E8 E9 EA EB EC ED EE EF EG EH EI EJ EK EL EM EN EO EP EQ ER ES ET EU EV EW EX EY EZ F0 F1 F2 F3 F4 F5 F6 F7 F8 F9 FA FB FC FD FE FF FG FH FI FJ FK FL FM FN FO FP FQ FR FS FT FU FV FW FX FY FZ G0 G1 G2 G3 G4 G5 G6 G7 G8 G9 GA GB GC GD GE GF GG GH GI GJ GK GL GM GN GO GP GQ GR GS GT GU GV GW GX GZ H0 H1 H2 H3 H4 H5 H6 H7 H8 HA HB HC HD HE HF HG HH HI HJ HK HL HM HN HO HP HQ HR HS HT HU HV HW HX HY HZ I1 I2 I3 I4 I5 I6 I7 IA IB IC ID IE IF IG IH II IK IL IM IN IO IP IQ IR IS IT IU IV IW IX J0 J1 J2 J6 J7 JA JB JC JD JE JF JG JH JJ JK JL JM JN JP JQ JR JS JT JV JW JX JZ K0 K1 K2 K3 K4 K5 K6 K7 K8 K9 KA KB KC KD KE KF KG KH KI KJ KK KL KM KN KO KP KQ KR KS KT KU KV KW KX KY KZ
需要登录后才可以下载。
登录取消