首页 > 器件类别 > 可编程逻辑器件 > 可编程逻辑

EPF10K100EQC208-3N

FPGA - Field Programmable Gate Array FPGA - Flex 10K 624 LABs 147 IOs

器件类别:可编程逻辑器件    可编程逻辑   

厂商名称:Altera (Intel)

器件标准:

下载文档
EPF10K100EQC208-3N 在线购买

供应商:

器件:EPF10K100EQC208-3N

价格:-

最低购买:-

库存:点击查看

点击购买

器件参数
参数名称
属性值
是否无铅
不含铅
是否Rohs认证
符合
厂商名称
Altera (Intel)
零件包装代码
QFP
包装说明
FQFP, QFP208,1.2SQ,20
针数
208
Reach Compliance Code
compliant
ECCN代码
3A991
其他特性
4992 LOGIC ELEMENTS
最大时钟频率
140 MHz
JESD-30 代码
S-PQFP-G208
JESD-609代码
e3
长度
28 mm
湿度敏感等级
3
I/O 线路数量
147
输入次数
147
逻辑单元数量
4992
输出次数
147
端子数量
208
最高工作温度
70 °C
最低工作温度
组织
147 I/O
输出函数
MIXED
封装主体材料
PLASTIC/EPOXY
封装代码
FQFP
封装等效代码
QFP208,1.2SQ,20
封装形状
SQUARE
封装形式
FLATPACK, FINE PITCH
峰值回流温度(摄氏度)
245
电源
2.5,2.5/3.3 V
可编程逻辑类型
LOADABLE PLD
传播延迟
0.7 ns
认证状态
Not Qualified
座面最大高度
4.1 mm
最大供电电压
2.625 V
最小供电电压
2.375 V
标称供电电压
2.5 V
表面贴装
YES
技术
CMOS
温度等级
COMMERCIAL
端子面层
MATTE TIN (472) OVER COPPER
端子形式
GULL WING
端子节距
0.5 mm
端子位置
QUAD
处于峰值回流温度下的最长时间
40
宽度
28 mm
文档预览
FLEX 10KE
®
Embedded Programmable
Logic Device
Data Sheet
January 2003, ver. 2.5
Features...
Embedded programmable logic devices (PLDs), providing
system-on-a-programmable-chip (SOPC) integration in a single
device
Enhanced embedded array for implementing megafunctions
such as efficient memory and specialized logic functions
Dual-port capability with up to 16-bit width per embedded array
block (EAB)
Logic array for general logic functions
High density
30,000 to 200,000 typical gates (see
Tables 1
and
2)
Up to 98,304 RAM bits (4,096 bits per EAB), all of which can be
used without reducing logic capacity
System-level features
MultiVolt
TM
I/O pins can drive or be driven by 2.5-V, 3.3-V, or
5.0-V devices
Low power consumption
Bidirectional I/O performance (t
SU
and
t
CO
) up to 212 MHz
Fully compliant with the PCI Special Interest Group (PCI SIG)
PCI Local Bus Specification, Revision 2.2
for 3.3-V operation at
33 MHz or 66 MHz
-1 speed grade devices are compliant with
PCI Local Bus
Specification, Revision 2.2,
for 5.0-V operation
Built-in Joint Test Action Group (JTAG) boundary-scan test
(BST) circuitry compliant with IEEE Std. 1149.1-1990, available
without consuming additional device logic
f
For information on 5.0-V FLEX
®
10K or 3.3-V FLEX 10KA devices, see the
FLEX 10K Embedded Programmable Logic Family Data Sheet.
Table 1. FLEX 10KE Device Features
Feature
Typical gates
(1)
Maximum system gates
Logic elements (LEs)
EABs
Total RAM bits
Maximum user I/O pins
Altera Corporation
DS-F10KE-2.5
EPF10K30E
30,000
119,000
1,728
6
24,576
220
EPF10K50E
EPF10K50S
50,000
199,000
2,880
10
40,960
254
1
FLEX 10KE Embedded Programmable Logic Devices Data Sheet
Table 2. FLEX 10KE Device Features
Feature
Typical gates
(1)
Maximum system gates
Logic elements (LEs)
EABs
Total RAM bits
Maximum user I/O pins
Note to tables:
(1)
(2)
The embedded IEEE Std. 1149.1 JTAG circuitry adds up to 31,250 gates in addition to the listed typical or maximum
system gates.
New EPF10K100B designs should use EPF10K100E devices.
EPF10K100E
(2)
100,000
257,000
4,992
12
49,152
338
EPF10K130E
130,000
342,000
6,656
16
65,536
413
EPF10K200E
EPF10K200S
200,000
513,000
9,984
24
98,304
470
...and More
Features
Fabricated on an advanced process and operate with a 2.5-V
internal supply voltage
In-circuit reconfigurability (ICR) via external configuration
devices, intelligent controller, or JTAG port
ClockLock
TM
and ClockBoost
TM
options for reduced clock
delay/skew and clock multiplication
Built-in low-skew clock distribution trees
100% functional testing of all devices; test vectors or scan chains
are not required
Pull-up on I/O pins before and during configuration
Flexible interconnect
FastTrack
®
Interconnect continuous routing structure for fast,
predictable interconnect delays
Dedicated carry chain that implements arithmetic functions such
as fast adders, counters, and comparators (automatically used by
software tools and megafunctions)
Dedicated cascade chain that implements high-speed,
high-fan-in logic functions (automatically used by software tools
and megafunctions)
Tri-state emulation that implements internal tri-state buses
Up to six global clock signals and four global clear signals
Powerful I/O pins
Individual tri-state output enable control for each pin
Open-drain option on each I/O pin
Programmable output slew-rate control to reduce switching
noise
Clamp to V
CCIO
user-selectable on a pin-by-pin basis
Supports hot-socketing
2
Altera Corporation
FLEX 10KE Embedded Programmable Logic Devices Data Sheet
Software design support and automatic place-and-route provided by
Altera’s development systems for Windows-based PCs and Sun
SPARCstation, and HP 9000 Series 700/800
Flexible package options
Available in a variety of packages with 144 to 672 pins, including
the innovative FineLine BGA
TM
packages (see
Tables 3
and
4)
SameFrame
TM
pin-out compatibility between FLEX 10KA and
FLEX 10KE devices across a range of device densities and pin
counts
Additional design entry and simulation support provided by EDIF
2 0 0 and 3 0 0 netlist files, library of parameterized modules (LPM),
DesignWare components, Verilog HDL, VHDL, and other interfaces
to popular EDA tools from manufacturers such as Cadence,
Exemplar Logic, Mentor Graphics, OrCAD, Synopsys, Synplicity,
VeriBest, and Viewlogic
Notes (1), (2)
600-Pin 672-Pin
BGA
FineLine
BGA
220
(3)
254
(3)
254
(3)
338
(3)
424
470
182
274
369
470
470
470
413
470
470
Table 3. FLEX 10KE Package Options & I/O Pin Count
Device
144-Pin
TQFP
102
102
102
208-Pin
PQFP
147
147
147
147
240-Pin
PQFP
RQFP
189
189
189
186
256-Pin 356-Pin 484-Pin 599-Pin
FineLine
BGA
FineLine
PGA
BGA
BGA
176
191
191
191
220
274
274
220
254
254
338
369
EPF10K30E
EPF10K50E
EPF10K50S
EPF10K100E
EPF10K130E
EPF10K200E
EPF10K200S
Notes:
(1)
(2)
(3)
FLEX 10KE device package types include thin quad flat pack (TQFP), plastic quad flat pack (PQFP), power quad flat
pack (RQFP), pin-grid array (PGA), and ball-grid array (BGA) packages.
Devices in the same package are pin-compatible, although some devices have more I/O pins than others. When
planning device migration, use the I/O pins that are common to all devices.
This option is supported with a 484-pin FineLine BGA package. By using SameFrame pin migration, all
FineLine BGA packages are pin-compatible. For example, a board can be designed to support 256-pin, 484-pin, and
672-pin FineLine BGA packages. The Altera software automatically avoids conflicting pins when future migration
is set.
Altera Corporation
3
FLEX 10KE Embedded Programmable Logic Devices Data Sheet
Table 4. FLEX 10KE Package Sizes
Device
144-
Pin
TQFP
0.50
484
208-Pin
PQFP
0.50
936
240-Pin
PQFP
RQFP
0.50
1,197
256-Pin
FineLine
BGA
1.0
289
356-
Pin
BGA
1.27
1,225
484-Pin
FineLine
BGA
1.0
529
599-Pin
PGA
3,904
600-
Pin
BGA
1.27
2,025
672-Pin
FineLine
BGA
1.0
729
Pitch (mm)
Area (mm )
2
Length
×
width 22
×
22 30.6
×
30.6 34.6
×
34.6 17
×
17
(mm
×
mm)
35
×
35 23
×
23 62.5
×
62.5 45
×
45 27
×
27
General
Description
Altera FLEX 10KE devices are enhanced versions of FLEX 10K devices.
Based on reconfigurable CMOS SRAM elements, the FLEX architecture
incorporates all features necessary to implement common gate array
megafunctions. With up to 200,000 typical gates, FLEX 10KE devices
provide the density, speed, and features to integrate entire systems,
including multiple 32-bit buses, into a single device.
The ability to reconfigure FLEX 10KE devices enables 100% testing prior
to shipment and allows the designer to focus on simulation and design
verification. FLEX 10KE reconfigurability eliminates inventory
management for gate array designs and generation of test vectors for fault
coverage.
Table 5
shows FLEX 10KE performance for some common designs. All
performance values were obtained with Synopsys DesignWare or LPM
functions. Special design techniques are not required to implement the
applications; the designer simply infers or instantiates a function in a
Verilog HDL, VHDL, Altera Hardware Description Language (AHDL), or
schematic design file.
4
Altera Corporation
FLEX 10KE Embedded Programmable Logic Devices Data Sheet
Table 5. FLEX 10KE Performance
Application
Resources Used
LEs
16-bit loadable counter
16-bit accumulator
16-to-1 multiplexer
(1)
16-bit multiplier with 3-stage
pipeline
(2)
256
×
16 RAM read cycle
speed
(2)
256
×
16 RAM write cycle
speed
(2)
Notes:
(1)
(2)
This application uses combinatorial inputs and outputs.
This application uses registered inputs and outputs.
Performance
-1 Speed Grade -2 Speed Grade -3 Speed Grade
285
285
3.5
156
196
185
250
250
4.9
131
154
143
200
200
7.0
93
118
106
Units
EABs
0
0
0
0
1
1
16
16
10
592
0
0
MHz
MHz
ns
MHz
MHz
MHz
Table 6
shows FLEX 10KE performance for more complex designs. These
designs are available as Altera MegaCore
®
functions.
Table 6. FLEX 10KE Performance for Complex Designs
Application
LEs Used
Performance
-1 Speed Grade -2 Speed Grade -3 Speed Grade
8-bit, 16-tap parallel finite impulse
response (FIR) filter
8-bit, 512-point fast Fourier
transform (FFT) function
a16450
universal asynchronous
receiver/transmitter (UART)
Note:
(1)
These values are for calculation time. Calculation time = number of clocks required/f
max
. Number of clocks
required = ceiling [log 2 (points)/2]
×
[points +14 + ceiling]
Units
597
1,854
342
192
23.4
113
36
156
28.7
92
28
116
38.9
68
20.5
MSPS
µs
(1)
MHz
MHz
Altera Corporation
5
查看更多>
热门器件
热门资源推荐
器件捷径:
E0 E1 E2 E3 E4 E5 E6 E7 E8 E9 EA EB EC ED EE EF EG EH EI EJ EK EL EM EN EO EP EQ ER ES ET EU EV EW EX EY EZ F0 F1 F2 F3 F4 F5 F6 F7 F8 F9 FA FB FC FD FE FF FG FH FI FJ FK FL FM FN FO FP FQ FR FS FT FU FV FW FX FY FZ G0 G1 G2 G3 G4 G5 G6 G7 G8 G9 GA GB GC GD GE GF GG GH GI GJ GK GL GM GN GO GP GQ GR GS GT GU GV GW GX GZ H0 H1 H2 H3 H4 H5 H6 H7 H8 HA HB HC HD HE HF HG HH HI HJ HK HL HM HN HO HP HQ HR HS HT HU HV HW HX HY HZ I1 I2 I3 I4 I5 I6 I7 IA IB IC ID IE IF IG IH II IK IL IM IN IO IP IQ IR IS IT IU IV IW IX J0 J1 J2 J6 J7 JA JB JC JD JE JF JG JH JJ JK JL JM JN JP JQ JR JS JT JV JW JX JZ K0 K1 K2 K3 K4 K5 K6 K7 K8 K9 KA KB KC KD KE KF KG KH KI KJ KK KL KM KN KO KP KQ KR KS KT KU KV KW KX KY KZ
需要登录后才可以下载。
登录取消